Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T52,T54,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T14,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T52,T54,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T14,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
3511600 |
0 |
0 |
T1 |
387344 |
19846 |
0 |
0 |
T2 |
393960 |
19587 |
0 |
0 |
T3 |
30104 |
0 |
0 |
0 |
T4 |
3386312 |
2356 |
0 |
0 |
T5 |
385928 |
19573 |
0 |
0 |
T6 |
3000096 |
1123 |
0 |
0 |
T14 |
15712 |
34 |
0 |
0 |
T15 |
17640 |
0 |
0 |
0 |
T16 |
12624 |
0 |
0 |
0 |
T17 |
14680 |
0 |
0 |
0 |
T18 |
0 |
45665 |
0 |
0 |
T20 |
0 |
41 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T42 |
0 |
604 |
0 |
0 |
T52 |
0 |
13 |
0 |
0 |
T53 |
0 |
19488 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
3511587 |
0 |
0 |
T1 |
387344 |
19846 |
0 |
0 |
T2 |
393960 |
19587 |
0 |
0 |
T3 |
30104 |
0 |
0 |
0 |
T4 |
3386312 |
2356 |
0 |
0 |
T5 |
385928 |
19573 |
0 |
0 |
T6 |
3000096 |
1123 |
0 |
0 |
T14 |
15712 |
34 |
0 |
0 |
T15 |
17640 |
0 |
0 |
0 |
T16 |
12624 |
0 |
0 |
0 |
T17 |
14680 |
0 |
0 |
0 |
T18 |
0 |
45665 |
0 |
0 |
T20 |
0 |
41 |
0 |
0 |
T32 |
0 |
58 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T42 |
0 |
604 |
0 |
0 |
T52 |
0 |
13 |
0 |
0 |
T53 |
0 |
19488 |
0 |
0 |
T54 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T52,T71,T72 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T42,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T52,T71,T72 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T42,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
436076 |
0 |
0 |
T1 |
48418 |
2630 |
0 |
0 |
T2 |
49245 |
2461 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2611 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5886 |
0 |
0 |
T32 |
0 |
15 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
2422 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
436072 |
0 |
0 |
T1 |
48418 |
2630 |
0 |
0 |
T2 |
49245 |
2461 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2611 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5886 |
0 |
0 |
T32 |
0 |
15 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
2422 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T52,T72,T73 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T42,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T52,T72,T73 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T42,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435993 |
0 |
0 |
T1 |
48418 |
2625 |
0 |
0 |
T2 |
49245 |
2462 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2607 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5884 |
0 |
0 |
T32 |
0 |
16 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2421 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435991 |
0 |
0 |
T1 |
48418 |
2625 |
0 |
0 |
T2 |
49245 |
2462 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2607 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5884 |
0 |
0 |
T32 |
0 |
16 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T52,T72,T74 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T42,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T52,T72,T74 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T42,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435973 |
0 |
0 |
T1 |
48418 |
2633 |
0 |
0 |
T2 |
49245 |
2466 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2607 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5897 |
0 |
0 |
T32 |
0 |
14 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2424 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435971 |
0 |
0 |
T1 |
48418 |
2633 |
0 |
0 |
T2 |
49245 |
2466 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2607 |
0 |
0 |
T6 |
375012 |
264 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5897 |
0 |
0 |
T32 |
0 |
14 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2424 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T52,T72,T74 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T42,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T52,T72,T74 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T42,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435485 |
0 |
0 |
T1 |
48418 |
2619 |
0 |
0 |
T2 |
49245 |
2465 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2603 |
0 |
0 |
T6 |
375012 |
263 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5898 |
0 |
0 |
T32 |
0 |
13 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2412 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
435485 |
0 |
0 |
T1 |
48418 |
2619 |
0 |
0 |
T2 |
49245 |
2465 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
589 |
0 |
0 |
T5 |
48241 |
2603 |
0 |
0 |
T6 |
375012 |
263 |
0 |
0 |
T14 |
1964 |
0 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5898 |
0 |
0 |
T32 |
0 |
13 |
0 |
0 |
T42 |
0 |
151 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T53 |
0 |
2412 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T72,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T14 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T60,T62,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T54,T72,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T60,T62,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
442186 |
0 |
0 |
T1 |
48418 |
2341 |
0 |
0 |
T2 |
49245 |
2437 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2291 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
9 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5523 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T53 |
0 |
2449 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
442185 |
0 |
0 |
T1 |
48418 |
2341 |
0 |
0 |
T2 |
49245 |
2437 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2291 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
9 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5523 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T53 |
0 |
2449 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T72,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T14 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T18,T20 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T54,T72,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T14,T18,T20 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
442195 |
0 |
0 |
T1 |
48418 |
2336 |
0 |
0 |
T2 |
49245 |
2434 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2289 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
9 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5530 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2449 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
442194 |
0 |
0 |
T1 |
48418 |
2336 |
0 |
0 |
T2 |
49245 |
2434 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2289 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
9 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5530 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2449 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T72,T77 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T14 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T60,T62 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T54,T72,T77 |
0 |
0 |
1 |
- |
- |
Covered |
T14,T60,T62 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
441982 |
0 |
0 |
T1 |
48418 |
2336 |
0 |
0 |
T2 |
49245 |
2431 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2283 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
8 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5522 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2459 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
441980 |
0 |
0 |
T1 |
48418 |
2336 |
0 |
0 |
T2 |
49245 |
2431 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2283 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
8 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5522 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2459 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T54,T72,T77 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T14 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T60,T62,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T54,T72,T77 |
0 |
0 |
1 |
- |
- |
Covered |
T60,T62,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T14 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
441710 |
0 |
0 |
T1 |
48418 |
2326 |
0 |
0 |
T2 |
49245 |
2431 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2282 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
8 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5525 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2452 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416427817 |
441709 |
0 |
0 |
T1 |
48418 |
2326 |
0 |
0 |
T2 |
49245 |
2431 |
0 |
0 |
T3 |
3763 |
0 |
0 |
0 |
T4 |
423289 |
0 |
0 |
0 |
T5 |
48241 |
2282 |
0 |
0 |
T6 |
375012 |
17 |
0 |
0 |
T14 |
1964 |
8 |
0 |
0 |
T15 |
2205 |
0 |
0 |
0 |
T16 |
1578 |
0 |
0 |
0 |
T17 |
1835 |
0 |
0 |
0 |
T18 |
0 |
5525 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T53 |
0 |
2452 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |