Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T57,T41,T42 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T16,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T57,T41,T42 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T16,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3350837 | 
0 | 
0 | 
| T1 | 
1957640 | 
2756 | 
0 | 
0 | 
| T2 | 
3540 | 
0 | 
0 | 
0 | 
| T3 | 
15744 | 
0 | 
0 | 
0 | 
| T4 | 
6546672 | 
23508 | 
0 | 
0 | 
| T5 | 
2772680 | 
44091 | 
0 | 
0 | 
| T6 | 
22956 | 
122 | 
0 | 
0 | 
| T10 | 
522508 | 
0 | 
0 | 
0 | 
| T11 | 
3308472 | 
0 | 
0 | 
0 | 
| T15 | 
18216 | 
0 | 
0 | 
0 | 
| T16 | 
2922704 | 
408 | 
0 | 
0 | 
| T17 | 
14176 | 
0 | 
0 | 
0 | 
| T18 | 
20756 | 
67 | 
0 | 
0 | 
| T19 | 
0 | 
23919 | 
0 | 
0 | 
| T25 | 
513552 | 
512 | 
0 | 
0 | 
| T26 | 
0 | 
867 | 
0 | 
0 | 
| T34 | 
0 | 
256 | 
0 | 
0 | 
| T39 | 
0 | 
14 | 
0 | 
0 | 
| T40 | 
845048 | 
1296 | 
0 | 
0 | 
| T54 | 
0 | 
10 | 
0 | 
0 | 
| T55 | 
0 | 
3 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3350825 | 
0 | 
0 | 
| T1 | 
1957640 | 
2756 | 
0 | 
0 | 
| T2 | 
3540 | 
0 | 
0 | 
0 | 
| T3 | 
15744 | 
0 | 
0 | 
0 | 
| T4 | 
6546672 | 
23508 | 
0 | 
0 | 
| T5 | 
2772680 | 
44091 | 
0 | 
0 | 
| T6 | 
22956 | 
122 | 
0 | 
0 | 
| T10 | 
522508 | 
0 | 
0 | 
0 | 
| T11 | 
3308472 | 
0 | 
0 | 
0 | 
| T15 | 
18216 | 
0 | 
0 | 
0 | 
| T16 | 
2922704 | 
408 | 
0 | 
0 | 
| T17 | 
14176 | 
0 | 
0 | 
0 | 
| T18 | 
20756 | 
67 | 
0 | 
0 | 
| T19 | 
0 | 
23919 | 
0 | 
0 | 
| T25 | 
513552 | 
512 | 
0 | 
0 | 
| T26 | 
0 | 
867 | 
0 | 
0 | 
| T34 | 
0 | 
256 | 
0 | 
0 | 
| T39 | 
0 | 
14 | 
0 | 
0 | 
| T40 | 
845048 | 
1296 | 
0 | 
0 | 
| T54 | 
0 | 
10 | 
0 | 
0 | 
| T55 | 
0 | 
3 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T86,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T16,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T86,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T16,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486998 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3139 | 
0 | 
0 | 
| T5 | 
346585 | 
5612 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
62 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
139 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486997 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3139 | 
0 | 
0 | 
| T5 | 
346585 | 
5612 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
62 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
139 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T86,T87,T88 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T16,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T86,T87,T88 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T16,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486804 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3138 | 
0 | 
0 | 
| T5 | 
346585 | 
5611 | 
0 | 
0 | 
| T6 | 
0 | 
14 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
62 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
139 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486802 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3138 | 
0 | 
0 | 
| T5 | 
346585 | 
5611 | 
0 | 
0 | 
| T6 | 
0 | 
14 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
62 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
139 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T86,T87,T88 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T16,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T86,T87,T88 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T16,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486701 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3135 | 
0 | 
0 | 
| T5 | 
346585 | 
5597 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
61 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
138 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486699 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3135 | 
0 | 
0 | 
| T5 | 
346585 | 
5597 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
61 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
138 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T86,T87,T88 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T16,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T86,T87,T88 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T16,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486416 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3143 | 
0 | 
0 | 
| T5 | 
346585 | 
5599 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
60 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
16 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
138 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
486414 | 
0 | 
0 | 
| T1 | 
489410 | 
689 | 
0 | 
0 | 
| T2 | 
885 | 
0 | 
0 | 
0 | 
| T3 | 
3936 | 
0 | 
0 | 
0 | 
| T4 | 
818334 | 
3143 | 
0 | 
0 | 
| T5 | 
346585 | 
5599 | 
0 | 
0 | 
| T6 | 
0 | 
13 | 
0 | 
0 | 
| T10 | 
130627 | 
0 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
60 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
16 | 
0 | 
0 | 
| T25 | 
0 | 
128 | 
0 | 
0 | 
| T26 | 
0 | 
138 | 
0 | 
0 | 
| T40 | 
0 | 
324 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T57,T41,T89 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T26,T77,T90 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T57,T41,T89 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T26,T77,T90 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
351209 | 
0 | 
0 | 
| T4 | 
818334 | 
2740 | 
0 | 
0 | 
| T5 | 
346585 | 
5420 | 
0 | 
0 | 
| T6 | 
5739 | 
18 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5975 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
79 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
351208 | 
0 | 
0 | 
| T4 | 
818334 | 
2740 | 
0 | 
0 | 
| T5 | 
346585 | 
5420 | 
0 | 
0 | 
| T6 | 
5739 | 
18 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5975 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
79 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T57,T41,T89 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T26,T77,T69 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T57,T41,T89 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T26,T77,T69 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
351125 | 
0 | 
0 | 
| T4 | 
818334 | 
2732 | 
0 | 
0 | 
| T5 | 
346585 | 
5414 | 
0 | 
0 | 
| T6 | 
5739 | 
18 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5976 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
351124 | 
0 | 
0 | 
| T4 | 
818334 | 
2732 | 
0 | 
0 | 
| T5 | 
346585 | 
5414 | 
0 | 
0 | 
| T6 | 
5739 | 
18 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5976 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T57,T89,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T26,T77 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T57,T89,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T26,T77 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
350944 | 
0 | 
0 | 
| T4 | 
818334 | 
2742 | 
0 | 
0 | 
| T5 | 
346585 | 
5419 | 
0 | 
0 | 
| T6 | 
5739 | 
16 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5985 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
3 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
350942 | 
0 | 
0 | 
| T4 | 
818334 | 
2742 | 
0 | 
0 | 
| T5 | 
346585 | 
5419 | 
0 | 
0 | 
| T6 | 
5739 | 
16 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
41 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5985 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
3 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
| T55 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T57,T89,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T26,T77,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T57,T89,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T26,T77,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
350640 | 
0 | 
0 | 
| T4 | 
818334 | 
2739 | 
0 | 
0 | 
| T5 | 
346585 | 
5419 | 
0 | 
0 | 
| T6 | 
5739 | 
17 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
40 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5983 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
3 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412887629 | 
350639 | 
0 | 
0 | 
| T4 | 
818334 | 
2739 | 
0 | 
0 | 
| T5 | 
346585 | 
5419 | 
0 | 
0 | 
| T6 | 
5739 | 
17 | 
0 | 
0 | 
| T11 | 
413559 | 
0 | 
0 | 
0 | 
| T15 | 
2277 | 
0 | 
0 | 
0 | 
| T16 | 
365338 | 
40 | 
0 | 
0 | 
| T17 | 
1772 | 
0 | 
0 | 
0 | 
| T18 | 
5189 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5983 | 
0 | 
0 | 
| T25 | 
128388 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
78 | 
0 | 
0 | 
| T34 | 
0 | 
64 | 
0 | 
0 | 
| T39 | 
0 | 
3 | 
0 | 
0 | 
| T40 | 
211262 | 
0 | 
0 | 
0 | 
| T54 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 |