Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prog_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T16,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T10,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T25,T6,T63 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T10,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T10,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T10,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T10,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T5 |
1 | 0 | Covered | T1,T10,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T10,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T10,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T10,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T10,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prog_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
186100564 |
0 |
0 |
T1 |
489410 |
50143 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
0 |
0 |
0 |
T5 |
346585 |
288558 |
0 |
0 |
T6 |
0 |
1602 |
0 |
0 |
T10 |
130627 |
129648 |
0 |
0 |
T11 |
413559 |
217536 |
0 |
0 |
T15 |
2277 |
131 |
0 |
0 |
T16 |
365338 |
22148 |
0 |
0 |
T17 |
1772 |
10 |
0 |
0 |
T18 |
0 |
213 |
0 |
0 |
T25 |
0 |
16348 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
186100564 |
0 |
0 |
T1 |
489410 |
50143 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
0 |
0 |
0 |
T5 |
346585 |
288558 |
0 |
0 |
T6 |
0 |
1602 |
0 |
0 |
T10 |
130627 |
129648 |
0 |
0 |
T11 |
413559 |
217536 |
0 |
0 |
T15 |
2277 |
131 |
0 |
0 |
T16 |
365338 |
22148 |
0 |
0 |
T17 |
1772 |
10 |
0 |
0 |
T18 |
0 |
213 |
0 |
0 |
T25 |
0 |
16348 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T40 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
4540983 |
0 |
0 |
T1 |
489410 |
26362 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
8456 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
4540983 |
0 |
0 |
T1 |
489410 |
26362 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
8456 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
2369875 |
0 |
0 |
T1 |
489410 |
5808 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
2680 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
2369875 |
0 |
0 |
T1 |
489410 |
5808 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
2680 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T40,T43 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T40 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T40,T43 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412712982 |
4532763 |
0 |
0 |
T1 |
489410 |
26362 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
8456 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
4542387 |
0 |
0 |
T1 |
489410 |
26362 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
12608 |
0 |
0 |
T5 |
346585 |
4362 |
0 |
0 |
T6 |
0 |
67 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
988 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
300 |
0 |
0 |
T25 |
0 |
6144 |
0 |
0 |
T26 |
0 |
13122 |
0 |
0 |
T40 |
0 |
8456 |
0 |
0 |
T54 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
46876248 |
0 |
0 |
T1 |
489410 |
120596 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
736400 |
0 |
0 |
T5 |
346585 |
16631 |
0 |
0 |
T6 |
0 |
134 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
4096 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
1252 |
0 |
0 |
T25 |
0 |
86407 |
0 |
0 |
T26 |
0 |
183977 |
0 |
0 |
T40 |
0 |
48462 |
0 |
0 |
T54 |
0 |
120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
46876248 |
0 |
0 |
T1 |
489410 |
120596 |
0 |
0 |
T2 |
885 |
0 |
0 |
0 |
T3 |
3936 |
0 |
0 |
0 |
T4 |
818334 |
736400 |
0 |
0 |
T5 |
346585 |
16631 |
0 |
0 |
T6 |
0 |
134 |
0 |
0 |
T10 |
130627 |
0 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
4096 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
0 |
1252 |
0 |
0 |
T25 |
0 |
86407 |
0 |
0 |
T26 |
0 |
183977 |
0 |
0 |
T40 |
0 |
48462 |
0 |
0 |
T54 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
29455342 |
0 |
0 |
T4 |
818334 |
588489 |
0 |
0 |
T5 |
346585 |
149893 |
0 |
0 |
T6 |
5739 |
248 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
0 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
5189 |
36 |
0 |
0 |
T19 |
0 |
154673 |
0 |
0 |
T20 |
0 |
32 |
0 |
0 |
T25 |
128388 |
0 |
0 |
0 |
T34 |
0 |
606 |
0 |
0 |
T40 |
211262 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
430 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
29455342 |
0 |
0 |
T4 |
818334 |
588489 |
0 |
0 |
T5 |
346585 |
149893 |
0 |
0 |
T6 |
5739 |
248 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
0 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
5189 |
36 |
0 |
0 |
T19 |
0 |
154673 |
0 |
0 |
T20 |
0 |
32 |
0 |
0 |
T25 |
128388 |
0 |
0 |
0 |
T34 |
0 |
606 |
0 |
0 |
T40 |
211262 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
430 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
28493761 |
0 |
0 |
T4 |
818334 |
588489 |
0 |
0 |
T5 |
346585 |
149893 |
0 |
0 |
T6 |
5739 |
248 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
0 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
5189 |
36 |
0 |
0 |
T19 |
0 |
154673 |
0 |
0 |
T20 |
0 |
32 |
0 |
0 |
T25 |
128388 |
0 |
0 |
0 |
T34 |
0 |
606 |
0 |
0 |
T40 |
211262 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
142 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
412041509 |
0 |
0 |
T1 |
489410 |
471234 |
0 |
0 |
T2 |
885 |
798 |
0 |
0 |
T3 |
3936 |
3253 |
0 |
0 |
T4 |
818334 |
818184 |
0 |
0 |
T5 |
346585 |
346529 |
0 |
0 |
T10 |
130627 |
130482 |
0 |
0 |
T11 |
413559 |
413543 |
0 |
0 |
T15 |
2277 |
2171 |
0 |
0 |
T16 |
365338 |
365240 |
0 |
0 |
T17 |
1772 |
1637 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412887629 |
28493761 |
0 |
0 |
T4 |
818334 |
588489 |
0 |
0 |
T5 |
346585 |
149893 |
0 |
0 |
T6 |
5739 |
248 |
0 |
0 |
T11 |
413559 |
0 |
0 |
0 |
T15 |
2277 |
0 |
0 |
0 |
T16 |
365338 |
0 |
0 |
0 |
T17 |
1772 |
0 |
0 |
0 |
T18 |
5189 |
36 |
0 |
0 |
T19 |
0 |
154673 |
0 |
0 |
T20 |
0 |
32 |
0 |
0 |
T25 |
128388 |
0 |
0 |
0 |
T34 |
0 |
606 |
0 |
0 |
T40 |
211262 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T56 |
0 |
142 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |