dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.55 100.00 82.76 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.44 100.00 89.77 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.55 100.00 82.76 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.44 100.00 89.77 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.15 100.00 84.62 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.44 100.00 89.77 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT19,T12,T71
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T5,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T5,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T16
110Not Covered
111CoveredT4,T5,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T5,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T5,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412712982 45120292 0 0
DepthKnown_A 412712982 411866862 0 0
RvalidKnown_A 412712982 411866862 0 0
WreadyKnown_A 412712982 411866862 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412712982 45120292 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 45120292 0 0
T4 818334 561029 0 0
T5 346585 76812 0 0
T6 5739 197 0 0
T11 413559 524288 0 0
T15 2277 0 0 0
T16 365338 466 0 0
T17 1772 0 0 0
T18 5189 0 0 0
T19 0 90905 0 0
T25 128388 0 0 0
T26 0 925 0 0
T39 0 28 0 0
T40 211262 0 0 0
T54 0 17 0 0
T67 0 524288 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 45120292 0 0
T4 818334 561029 0 0
T5 346585 76812 0 0
T6 5739 197 0 0
T11 413559 524288 0 0
T15 2277 0 0 0
T16 365338 466 0 0
T17 1772 0 0 0
T18 5189 0 0 0
T19 0 90905 0 0
T25 128388 0 0 0
T26 0 925 0 0
T39 0 28 0 0
T40 211262 0 0 0
T54 0 17 0 0
T67 0 524288 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT12,T64
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T5,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T5,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT11,T67,T35
110Not Covered
111CoveredT4,T5,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T5,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T5,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412712982 10381808 0 0
DepthKnown_A 412712982 411866862 0 0
RvalidKnown_A 412712982 411866862 0 0
WreadyKnown_A 412712982 411866862 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412712982 10381808 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 10381808 0 0
T4 818334 10953 0 0
T5 346585 21672 0 0
T6 5739 69 0 0
T11 413559 262144 0 0
T15 2277 0 0 0
T16 365338 163 0 0
T17 1772 0 0 0
T18 5189 0 0 0
T19 0 23919 0 0
T25 128388 0 0 0
T26 0 313 0 0
T39 0 14 0 0
T40 211262 0 0 0
T54 0 6 0 0
T67 0 262144 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 411866862 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412712982 10381808 0 0
T4 818334 10953 0 0
T5 346585 21672 0 0
T6 5739 69 0 0
T11 413559 262144 0 0
T15 2277 0 0 0
T16 365338 163 0 0
T17 1772 0 0 0
T18 5189 0 0 0
T19 0 23919 0 0
T25 128388 0 0 0
T26 0 313 0 0
T39 0 14 0 0
T40 211262 0 0 0
T54 0 6 0 0
T67 0 262144 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT61,T72,T73
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT11,T67,T55

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT11,T67,T55

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT4,T5,T16
101CoveredT11,T67,T55
110Not Covered
111CoveredT11,T67,T55

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT11,T67,T55
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T11,T67,T55


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T11,T67,T55
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412887629 9020358 0 0
DepthKnown_A 412887629 412041509 0 0
RvalidKnown_A 412887629 412041509 0 0
WreadyKnown_A 412887629 412041509 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412887629 9020358 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412887629 9020358 0 0
T6 5739 0 0 0
T11 413559 262144 0 0
T18 5189 0 0 0
T19 335364 0 0 0
T21 0 68 0 0
T25 128388 0 0 0
T26 119665 0 0 0
T35 0 628 0 0
T39 64945 0 0 0
T40 211262 0 0 0
T41 0 4 0 0
T43 423838 0 0 0
T54 2409 0 0 0
T55 0 3 0 0
T61 0 88 0 0
T67 0 262144 0 0
T74 0 262144 0 0
T75 0 4 0 0
T76 0 262144 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412887629 412041509 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412887629 412041509 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412887629 412041509 0 0
T1 489410 471234 0 0
T2 885 798 0 0
T3 3936 3253 0 0
T4 818334 818184 0 0
T5 346585 346529 0 0
T10 130627 130482 0 0
T11 413559 413543 0 0
T15 2277 2171 0 0
T16 365338 365240 0 0
T17 1772 1637 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412887629 9020358 0 0
T6 5739 0 0 0
T11 413559 262144 0 0
T18 5189 0 0 0
T19 335364 0 0 0
T21 0 68 0 0
T25 128388 0 0 0
T26 119665 0 0 0
T35 0 628 0 0
T39 64945 0 0 0
T40 211262 0 0 0
T41 0 4 0 0
T43 423838 0 0 0
T54 2409 0 0 0
T55 0 3 0 0
T61 0 88 0 0
T67 0 262144 0 0
T74 0 262144 0 0
T75 0 4 0 0
T76 0 262144 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%