dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_to_prog_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.25 100.00 66.67 84.62 85.71 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_to_prog_fifo.u_reqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 29648503 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 29648503 0 0
T1 3452 159 0 0
T2 49733 27934 0 0
T3 2728 193 0 0
T4 1657 349 0 0
T5 187444 16668 0 0
T6 104669 25275 0 0
T7 106011 10784 0 0
T13 3607 506 0 0
T17 481764 161 0 0
T18 3394 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 36253791 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 36253791 0 0
T1 3452 159 0 0
T2 49733 19912 0 0
T3 2728 193 0 0
T4 1657 349 0 0
T5 187444 75334 0 0
T6 104669 25275 0 0
T7 106011 33284 0 0
T13 3607 506 0 0
T17 481764 161 0 0
T18 3394 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 2203540 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 2203540 0 0
T4 1657 16 0 0
T5 187444 1128 0 0
T6 104669 2373 0 0
T7 106011 672 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 372 0 0
T20 0 930 0 0
T22 0 15296 0 0
T35 664218 1118 0 0
T43 81937 514 0 0
T55 0 17 0 0
T58 1590 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 2727152 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 2727152 0 0
T4 1657 16 0 0
T5 187444 5123 0 0
T6 104669 2373 0 0
T7 106011 2121 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 372 0 0
T20 0 150 0 0
T22 0 15296 0 0
T35 664218 5065 0 0
T43 81937 227 0 0
T55 0 17 0 0
T58 1590 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 2927431 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 2927431 0 0
T2 49733 13988 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 2144 0 0
T6 104669 1343 0 0
T7 106011 1328 0 0
T8 0 723 0 0
T9 0 17 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 165 0 0
T23 0 187 0 0
T35 0 1013 0 0
T43 0 337 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 3369368 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 3369368 0 0
T2 49733 5966 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 9712 0 0
T6 104669 1343 0 0
T7 106011 4152 0 0
T8 0 723 0 0
T9 0 17 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 98 0 0
T23 0 187 0 0
T35 0 4535 0 0
T43 0 325 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 24496275 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 24496275 0 0
T1 3452 159 0 0
T2 49733 13946 0 0
T3 2728 193 0 0
T4 1657 333 0 0
T5 187444 13396 0 0
T6 104669 21559 0 0
T7 106011 8784 0 0
T13 3607 506 0 0
T17 481764 161 0 0
T18 3394 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 401289432 30157271 0 0
DepthKnown_A 401289432 400337354 0 0
RvalidKnown_A 401289432 400337354 0 0
WreadyKnown_A 401289432 400337354 0 0
gen_passthru_fifo.paramCheckPass 1196 1196 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 30157271 0 0
T1 3452 159 0 0
T2 49733 13946 0 0
T3 2728 193 0 0
T4 1657 333 0 0
T5 187444 60499 0 0
T6 104669 21559 0 0
T7 106011 27011 0 0
T13 3607 506 0 0
T17 481764 161 0 0
T18 3394 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 401289432 400337354 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1196 1196 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T13 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T7
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T5,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T5,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T7,T19
110Not Covered
111CoveredT4,T5,T7

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T5,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T5,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 2693155 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 2693155 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 2693155 0 0
T4 1657 16 0 0
T5 187444 5123 0 0
T7 106011 2121 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 372 0 0
T20 0 150 0 0
T22 0 15296 0 0
T35 664218 5065 0 0
T43 81937 227 0 0
T55 0 17 0 0
T56 0 1 0 0
T58 1590 0 0 0
T59 1024 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 2693155 0 0
T4 1657 16 0 0
T5 187444 5123 0 0
T7 106011 2121 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 372 0 0
T20 0 150 0 0
T22 0 15296 0 0
T35 664218 5065 0 0
T43 81937 227 0 0
T55 0 17 0 0
T56 0 1 0 0
T58 1590 0 0 0
T59 1024 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%