dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.16 100.00 88.64 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.41 100.00 85.34 96.30 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.u_bank_sequence_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.89 97.67 84.00 100.00 u_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 88.89 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.65 100.00 92.86 93.75 100.00 gen_prim_flash_banks[0].u_prim_flash_bank


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 88.89 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.65 100.00 92.86 93.75 100.00 gen_prim_flash_banks[1].u_prim_flash_bank


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.45 100.00 87.23 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.89 97.67 84.00 100.00 u_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 97.83 100.00 91.30 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.44 100.00 87.18 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.56 100.00 90.23 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.44 100.00 87.18 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.56 100.00 90.23 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 88.89 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.56 100.00 90.23 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.60 100.00 82.98 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.89 97.67 84.00 100.00 u_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 97.83 100.00 91.30 100.00 100.00

Go back
Module Instances:
tb.dut.u_tl_adapter_eflash.u_rspfifo
tb.dut.u_eflash.u_bank_sequence_fifo
tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT21,T51,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T20,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T20,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T20,T21
110Not Covered
111CoveredT2,T20,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T20,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT21,T51,T54
10CoveredT1,T2,T3
11CoveredT2,T20,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT21,T51,T71
10CoveredT2,T20,T8
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T20,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T20,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T20,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T20,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 3762027 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 3762027 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 3762027 0 0
T2 49733 16251 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 328 0 0
T9 0 6 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 90 0 0
T21 0 796 0 0
T23 0 14 0 0
T24 0 7 0 0
T25 0 7 0 0
T56 0 5 0 0
T57 0 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 3762027 0 0
T2 49733 16251 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 328 0 0
T9 0 6 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 90 0 0
T21 0 796 0 0
T23 0 14 0 0
T24 0 7 0 0
T25 0 7 0 0
T56 0 5 0 0
T57 0 3 0 0

Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T8,T9
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T20,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T20,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T20,T8
110Not Covered
111CoveredT2,T20,T8

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T20,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T20,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T20,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 28752551 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 28752551 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 28752551 0 0
T2 49733 27916 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 504 0 0
T9 0 11 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 135 0 0
T21 0 368 0 0
T23 0 47 0 0
T24 0 28 0 0
T25 0 22 0 0
T56 0 14 0 0
T57 0 9 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 28752551 0 0
T2 49733 27916 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 504 0 0
T9 0 11 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 135 0 0
T21 0 368 0 0
T23 0 47 0 0
T24 0 28 0 0
T25 0 22 0 0
T56 0 14 0 0
T57 0 9 0 0

Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T7,T19
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT5,T7,T19
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T13,T5
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 107581811 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 107581811 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 107581811 0 0
T1 3452 182 0 0
T2 49733 9488 0 0
T3 2728 32 0 0
T4 1657 32 0 0
T5 187444 70866 0 0
T6 104669 0 0 0
T7 106011 42264 0 0
T13 3607 196 0 0
T17 481764 535 0 0
T18 3394 144 0 0
T19 0 2008 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 107581811 0 0
T1 3452 182 0 0
T2 49733 9488 0 0
T3 2728 32 0 0
T4 1657 32 0 0
T5 187444 70866 0 0
T6 104669 0 0 0
T7 106011 42264 0 0
T13 3607 196 0 0
T17 481764 535 0 0
T18 3394 144 0 0
T19 0 2008 0 0

Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T19,T35
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T4,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT4,T19,T35
110Not Covered
111CoveredT2,T4,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T19,T35
110Not Covered
111CoveredT2,T4,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T4,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T4,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T4,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 82205734 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 82205734 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 82205734 0 0
T2 49733 10403 0 0
T3 2728 0 0 0
T4 1657 432 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 282 0 0
T9 0 12 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 5242 0 0
T20 0 67773 0 0
T22 0 134489 0 0
T23 0 103 0 0
T35 0 275523 0 0
T43 0 68485 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 82205734 0 0
T2 49733 10403 0 0
T3 2728 0 0 0
T4 1657 432 0 0
T5 187444 0 0 0
T6 104669 0 0 0
T7 106011 0 0 0
T8 0 282 0 0
T9 0 12 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 5242 0 0
T20 0 67773 0 0
T22 0 134489 0 0
T23 0 103 0 0
T35 0 275523 0 0
T43 0 68485 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T9,T37
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT9,T65,T72
110Not Covered
111CoveredT2,T20,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT6,T9,T37
110Not Covered
111CoveredT2,T20,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T20,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT9,T65,T72
10CoveredT1,T2,T3
11CoveredT2,T20,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT6,T9,T37
10CoveredT2,T20,T8
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T20
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T20,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T20,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398309621 1772090 0 0
DepthKnown_A 398309621 397442264 0 0
RvalidKnown_A 398309621 397442264 0 0
WreadyKnown_A 398309621 397442264 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398309621 1772090 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 1772090 0 0
T2 49733 8136 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 78375 0 0 0
T7 106011 0 0 0
T8 0 176 0 0
T9 0 129 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 90 0 0
T21 0 117 0 0
T24 0 7 0 0
T25 0 7 0 0
T41 0 234 0 0
T51 0 202 0 0
T57 0 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 1772090 0 0
T2 49733 8136 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 78375 0 0 0
T7 106011 0 0 0
T8 0 176 0 0
T9 0 129 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T20 0 90 0 0
T21 0 117 0 0
T24 0 7 0 0
T25 0 7 0 0
T41 0 234 0 0
T51 0 202 0 0
T57 0 3 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T8,T21
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398309621 50281008 0 0
DepthKnown_A 398309621 397442264 0 0
RvalidKnown_A 398309621 397442264 0 0
WreadyKnown_A 398309621 397442264 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398309621 50281008 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 50281008 0 0
T1 3452 686 0 0
T2 49733 19806 0 0
T3 2728 128 0 0
T4 1657 128 0 0
T5 187444 17248 0 0
T6 78375 0 0 0
T7 106011 10496 0 0
T13 3607 768 0 0
T17 481764 128 0 0
T18 3394 558 0 0
T19 0 256 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 50281008 0 0
T1 3452 686 0 0
T2 49733 19806 0 0
T3 2728 128 0 0
T4 1657 128 0 0
T5 187444 17248 0 0
T6 78375 0 0 0
T7 106011 10496 0 0
T13 3607 768 0 0
T17 481764 128 0 0
T18 3394 558 0 0
T19 0 256 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T15
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398309621 12229721 0 0
DepthKnown_A 398309621 397442264 0 0
RvalidKnown_A 398309621 397442264 0 0
WreadyKnown_A 398309621 397442264 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398309621 12229721 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 12229721 0 0
T1 3452 342 0 0
T2 49733 9520 0 0
T3 2728 64 0 0
T4 1657 64 0 0
T5 187444 8064 0 0
T6 78375 0 0 0
T7 106011 4896 0 0
T13 3607 384 0 0
T17 481764 64 0 0
T18 3394 278 0 0
T19 0 128 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 12229721 0 0
T1 3452 342 0 0
T2 49733 9520 0 0
T3 2728 64 0 0
T4 1657 64 0 0
T5 187444 8064 0 0
T6 78375 0 0 0
T7 106011 4896 0 0
T13 3607 384 0 0
T17 481764 64 0 0
T18 3394 278 0 0
T19 0 128 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT61,T63,T73
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T6,T35
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398495735 10596659 0 0
DepthKnown_A 398495735 397628378 0 0
RvalidKnown_A 398495735 397628378 0 0
WreadyKnown_A 398495735 397628378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398495735 10596659 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 10596659 0 0
T1 3452 342 0 0
T2 49733 64 0 0
T3 2728 64 0 0
T4 1657 64 0 0
T5 187444 8064 0 0
T6 104669 0 0 0
T7 106011 4896 0 0
T13 3607 384 0 0
T17 481764 64 0 0
T18 3394 278 0 0
T19 0 128 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 397628378 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 104669 79206 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398495735 10596659 0 0
T1 3452 342 0 0
T2 49733 64 0 0
T3 2728 64 0 0
T4 1657 64 0 0
T5 187444 8064 0 0
T6 104669 0 0 0
T7 106011 4896 0 0
T13 3607 384 0 0
T17 481764 64 0 0
T18 3394 278 0 0
T19 0 128 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T61,T15
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T8,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT6,T61,T15
110Not Covered
111CoveredT2,T8,T9

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T8,T9

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T8,T9

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT6,T61,T15
10CoveredT2,T8,T9
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T8,T9
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T8,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 398309621 1800942 0 0
DepthKnown_A 398309621 397442264 0 0
RvalidKnown_A 398309621 397442264 0 0
WreadyKnown_A 398309621 397442264 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 398309621 1800942 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 1800942 0 0
T2 49733 8115 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 78375 0 0 0
T7 106011 0 0 0
T8 0 152 0 0
T9 0 5 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T21 0 124 0 0
T23 0 14 0 0
T26 0 4 0 0
T37 0 8052 0 0
T41 0 244 0 0
T51 0 102 0 0
T56 0 5 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 397442264 0 0
T1 3452 2819 0 0
T2 49733 49637 0 0
T3 2728 2661 0 0
T4 1657 1606 0 0
T5 187444 180437 0 0
T6 78375 52912 0 0
T7 106011 101852 0 0
T13 3607 2949 0 0
T17 481764 481606 0 0
T18 3394 2724 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 398309621 1800942 0 0
T2 49733 8115 0 0
T3 2728 0 0 0
T4 1657 0 0 0
T5 187444 0 0 0
T6 78375 0 0 0
T7 106011 0 0 0
T8 0 152 0 0
T9 0 5 0 0
T13 3607 0 0 0
T17 481764 0 0 0
T18 3394 0 0 0
T19 10411 0 0 0
T21 0 124 0 0
T23 0 14 0 0
T26 0 4 0 0
T37 0 8052 0 0
T41 0 244 0 0
T51 0 102 0 0
T56 0 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%