Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T51,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T20,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T20,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T20,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T51,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T20,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T51,T71 |
1 | 0 | Covered | T2,T20,T8 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T20,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T20,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T20,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T20,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
3762027 |
0 |
0 |
T2 |
49733 |
16251 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
328 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
90 |
0 |
0 |
T21 |
0 |
796 |
0 |
0 |
T23 |
0 |
14 |
0 |
0 |
T24 |
0 |
7 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
3762027 |
0 |
0 |
T2 |
49733 |
16251 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
328 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
90 |
0 |
0 |
T21 |
0 |
796 |
0 |
0 |
T23 |
0 |
14 |
0 |
0 |
T24 |
0 |
7 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T20,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T20,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T20,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T20,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T20,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
28752551 |
0 |
0 |
T2 |
49733 |
27916 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
504 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
135 |
0 |
0 |
T21 |
0 |
368 |
0 |
0 |
T23 |
0 |
47 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T56 |
0 |
14 |
0 |
0 |
T57 |
0 |
9 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
28752551 |
0 |
0 |
T2 |
49733 |
27916 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
504 |
0 |
0 |
T9 |
0 |
11 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
135 |
0 |
0 |
T21 |
0 |
368 |
0 |
0 |
T23 |
0 |
47 |
0 |
0 |
T24 |
0 |
28 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T56 |
0 |
14 |
0 |
0 |
T57 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T7,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T13,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
107581811 |
0 |
0 |
T1 |
3452 |
182 |
0 |
0 |
T2 |
49733 |
9488 |
0 |
0 |
T3 |
2728 |
32 |
0 |
0 |
T4 |
1657 |
32 |
0 |
0 |
T5 |
187444 |
70866 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
42264 |
0 |
0 |
T13 |
3607 |
196 |
0 |
0 |
T17 |
481764 |
535 |
0 |
0 |
T18 |
3394 |
144 |
0 |
0 |
T19 |
0 |
2008 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
107581811 |
0 |
0 |
T1 |
3452 |
182 |
0 |
0 |
T2 |
49733 |
9488 |
0 |
0 |
T3 |
2728 |
32 |
0 |
0 |
T4 |
1657 |
32 |
0 |
0 |
T5 |
187444 |
70866 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
42264 |
0 |
0 |
T13 |
3607 |
196 |
0 |
0 |
T17 |
481764 |
535 |
0 |
0 |
T18 |
3394 |
144 |
0 |
0 |
T19 |
0 |
2008 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T19,T35 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T19,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T19,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
82205734 |
0 |
0 |
T2 |
49733 |
10403 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
432 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
282 |
0 |
0 |
T9 |
0 |
12 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
5242 |
0 |
0 |
T20 |
0 |
67773 |
0 |
0 |
T22 |
0 |
134489 |
0 |
0 |
T23 |
0 |
103 |
0 |
0 |
T35 |
0 |
275523 |
0 |
0 |
T43 |
0 |
68485 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
82205734 |
0 |
0 |
T2 |
49733 |
10403 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
432 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
282 |
0 |
0 |
T9 |
0 |
12 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
5242 |
0 |
0 |
T20 |
0 |
67773 |
0 |
0 |
T22 |
0 |
134489 |
0 |
0 |
T23 |
0 |
103 |
0 |
0 |
T35 |
0 |
275523 |
0 |
0 |
T43 |
0 |
68485 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T9,T37 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T20 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T65,T72 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T9,T37 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T20,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T20,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T65,T72 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T20,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T9,T37 |
1 | 0 | Covered | T2,T20,T8 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T20 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T20,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T20 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T20,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
1772090 |
0 |
0 |
T2 |
49733 |
8136 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
176 |
0 |
0 |
T9 |
0 |
129 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
90 |
0 |
0 |
T21 |
0 |
117 |
0 |
0 |
T24 |
0 |
7 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
234 |
0 |
0 |
T51 |
0 |
202 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
1772090 |
0 |
0 |
T2 |
49733 |
8136 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
176 |
0 |
0 |
T9 |
0 |
129 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T20 |
0 |
90 |
0 |
0 |
T21 |
0 |
117 |
0 |
0 |
T24 |
0 |
7 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
234 |
0 |
0 |
T51 |
0 |
202 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
50281008 |
0 |
0 |
T1 |
3452 |
686 |
0 |
0 |
T2 |
49733 |
19806 |
0 |
0 |
T3 |
2728 |
128 |
0 |
0 |
T4 |
1657 |
128 |
0 |
0 |
T5 |
187444 |
17248 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
10496 |
0 |
0 |
T13 |
3607 |
768 |
0 |
0 |
T17 |
481764 |
128 |
0 |
0 |
T18 |
3394 |
558 |
0 |
0 |
T19 |
0 |
256 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
50281008 |
0 |
0 |
T1 |
3452 |
686 |
0 |
0 |
T2 |
49733 |
19806 |
0 |
0 |
T3 |
2728 |
128 |
0 |
0 |
T4 |
1657 |
128 |
0 |
0 |
T5 |
187444 |
17248 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
10496 |
0 |
0 |
T13 |
3607 |
768 |
0 |
0 |
T17 |
481764 |
128 |
0 |
0 |
T18 |
3394 |
558 |
0 |
0 |
T19 |
0 |
256 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
12229721 |
0 |
0 |
T1 |
3452 |
342 |
0 |
0 |
T2 |
49733 |
9520 |
0 |
0 |
T3 |
2728 |
64 |
0 |
0 |
T4 |
1657 |
64 |
0 |
0 |
T5 |
187444 |
8064 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
4896 |
0 |
0 |
T13 |
3607 |
384 |
0 |
0 |
T17 |
481764 |
64 |
0 |
0 |
T18 |
3394 |
278 |
0 |
0 |
T19 |
0 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
12229721 |
0 |
0 |
T1 |
3452 |
342 |
0 |
0 |
T2 |
49733 |
9520 |
0 |
0 |
T3 |
2728 |
64 |
0 |
0 |
T4 |
1657 |
64 |
0 |
0 |
T5 |
187444 |
8064 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
4896 |
0 |
0 |
T13 |
3607 |
384 |
0 |
0 |
T17 |
481764 |
64 |
0 |
0 |
T18 |
3394 |
278 |
0 |
0 |
T19 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T61,T63,T73 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T35 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
10596659 |
0 |
0 |
T1 |
3452 |
342 |
0 |
0 |
T2 |
49733 |
64 |
0 |
0 |
T3 |
2728 |
64 |
0 |
0 |
T4 |
1657 |
64 |
0 |
0 |
T5 |
187444 |
8064 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
4896 |
0 |
0 |
T13 |
3607 |
384 |
0 |
0 |
T17 |
481764 |
64 |
0 |
0 |
T18 |
3394 |
278 |
0 |
0 |
T19 |
0 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
397628378 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
104669 |
79206 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398495735 |
10596659 |
0 |
0 |
T1 |
3452 |
342 |
0 |
0 |
T2 |
49733 |
64 |
0 |
0 |
T3 |
2728 |
64 |
0 |
0 |
T4 |
1657 |
64 |
0 |
0 |
T5 |
187444 |
8064 |
0 |
0 |
T6 |
104669 |
0 |
0 |
0 |
T7 |
106011 |
4896 |
0 |
0 |
T13 |
3607 |
384 |
0 |
0 |
T17 |
481764 |
64 |
0 |
0 |
T18 |
3394 |
278 |
0 |
0 |
T19 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T61,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T61,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T61,T15 |
1 | 0 | Covered | T2,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
1800942 |
0 |
0 |
T2 |
49733 |
8115 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
152 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T21 |
0 |
124 |
0 |
0 |
T23 |
0 |
14 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T37 |
0 |
8052 |
0 |
0 |
T41 |
0 |
244 |
0 |
0 |
T51 |
0 |
102 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
397442264 |
0 |
0 |
T1 |
3452 |
2819 |
0 |
0 |
T2 |
49733 |
49637 |
0 |
0 |
T3 |
2728 |
2661 |
0 |
0 |
T4 |
1657 |
1606 |
0 |
0 |
T5 |
187444 |
180437 |
0 |
0 |
T6 |
78375 |
52912 |
0 |
0 |
T7 |
106011 |
101852 |
0 |
0 |
T13 |
3607 |
2949 |
0 |
0 |
T17 |
481764 |
481606 |
0 |
0 |
T18 |
3394 |
2724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398309621 |
1800942 |
0 |
0 |
T2 |
49733 |
8115 |
0 |
0 |
T3 |
2728 |
0 |
0 |
0 |
T4 |
1657 |
0 |
0 |
0 |
T5 |
187444 |
0 |
0 |
0 |
T6 |
78375 |
0 |
0 |
0 |
T7 |
106011 |
0 |
0 |
0 |
T8 |
0 |
152 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T13 |
3607 |
0 |
0 |
0 |
T17 |
481764 |
0 |
0 |
0 |
T18 |
3394 |
0 |
0 |
0 |
T19 |
10411 |
0 |
0 |
0 |
T21 |
0 |
124 |
0 |
0 |
T23 |
0 |
14 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T37 |
0 |
8052 |
0 |
0 |
T41 |
0 |
244 |
0 |
0 |
T51 |
0 |
102 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |