Summary for Variable cp_intr
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
6 |
0 |
6 |
100.00 |
User Defined Bins for cp_intr
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
all_values[1] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
all_values[2] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
all_values[3] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
all_values[4] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
all_values[5] |
290 |
1 |
|
T273 |
4 |
|
T274 |
4 |
|
T338 |
4 |
Summary for Variable cp_intr_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_en
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
982 |
1 |
|
T273 |
19 |
|
T274 |
13 |
|
T338 |
14 |
auto[1] |
758 |
1 |
|
T273 |
5 |
|
T274 |
11 |
|
T338 |
10 |
Summary for Variable cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_state
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
562 |
1 |
|
T273 |
3 |
|
T274 |
6 |
|
T338 |
10 |
auto[1] |
1178 |
1 |
|
T273 |
21 |
|
T274 |
18 |
|
T338 |
14 |
Summary for Variable cp_intr_test
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_test
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1019 |
1 |
|
T273 |
11 |
|
T274 |
12 |
|
T338 |
16 |
auto[1] |
721 |
1 |
|
T273 |
13 |
|
T274 |
12 |
|
T338 |
8 |
Summary for Cross intr_test_cg_cc
Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
36 |
8 |
28 |
77.78 |
8 |
Automatically Generated Cross Bins |
36 |
8 |
28 |
77.78 |
8 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for intr_test_cg_cc
Element holes
cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | NUMBER |
[all_values[0] , all_values[1]] |
[auto[0]] |
* |
[auto[0]] |
-- |
-- |
4 |
[all_values[2] , all_values[3]] |
[auto[0]] |
* |
[auto[1]] |
-- |
-- |
4 |
Covered bins
cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
auto[0] |
auto[0] |
auto[1] |
85 |
1 |
|
T273 |
2 |
|
T274 |
1 |
|
T338 |
1 |
all_values[0] |
auto[0] |
auto[1] |
auto[1] |
81 |
1 |
|
T274 |
2 |
|
T338 |
1 |
|
T339 |
4 |
all_values[0] |
auto[1] |
auto[0] |
auto[1] |
69 |
1 |
|
T273 |
1 |
|
T340 |
3 |
|
T341 |
1 |
all_values[0] |
auto[1] |
auto[1] |
auto[1] |
55 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
2 |
all_values[1] |
auto[0] |
auto[0] |
auto[1] |
105 |
1 |
|
T273 |
2 |
|
T340 |
1 |
|
T339 |
4 |
all_values[1] |
auto[0] |
auto[1] |
auto[1] |
64 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
1 |
all_values[1] |
auto[1] |
auto[0] |
auto[1] |
60 |
1 |
|
T273 |
1 |
|
T274 |
3 |
|
T338 |
1 |
all_values[1] |
auto[1] |
auto[1] |
auto[1] |
61 |
1 |
|
T338 |
2 |
|
T340 |
1 |
|
T339 |
1 |
all_values[2] |
auto[0] |
auto[0] |
auto[0] |
89 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
1 |
all_values[2] |
auto[0] |
auto[1] |
auto[0] |
87 |
1 |
|
T274 |
1 |
|
T338 |
3 |
|
T340 |
1 |
all_values[2] |
auto[1] |
auto[0] |
auto[1] |
71 |
1 |
|
T273 |
3 |
|
T274 |
2 |
|
T340 |
3 |
all_values[2] |
auto[1] |
auto[1] |
auto[1] |
43 |
1 |
|
T339 |
1 |
|
T342 |
2 |
|
T343 |
1 |
all_values[3] |
auto[0] |
auto[0] |
auto[0] |
95 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
4 |
all_values[3] |
auto[0] |
auto[1] |
auto[0] |
78 |
1 |
|
T340 |
2 |
|
T339 |
3 |
|
T344 |
2 |
all_values[3] |
auto[1] |
auto[0] |
auto[1] |
70 |
1 |
|
T273 |
2 |
|
T274 |
1 |
|
T340 |
1 |
all_values[3] |
auto[1] |
auto[1] |
auto[1] |
47 |
1 |
|
T273 |
1 |
|
T274 |
2 |
|
T340 |
1 |
all_values[4] |
auto[0] |
auto[0] |
auto[0] |
67 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
2 |
all_values[4] |
auto[0] |
auto[0] |
auto[1] |
31 |
1 |
|
T273 |
1 |
|
T338 |
1 |
|
T340 |
1 |
all_values[4] |
auto[0] |
auto[1] |
auto[0] |
42 |
1 |
|
T274 |
1 |
|
T339 |
3 |
|
T341 |
2 |
all_values[4] |
auto[0] |
auto[1] |
auto[1] |
24 |
1 |
|
T339 |
1 |
|
T344 |
1 |
|
T342 |
1 |
all_values[4] |
auto[1] |
auto[0] |
auto[1] |
75 |
1 |
|
T273 |
1 |
|
T338 |
1 |
|
T340 |
1 |
all_values[4] |
auto[1] |
auto[1] |
auto[1] |
51 |
1 |
|
T273 |
1 |
|
T274 |
2 |
|
T340 |
2 |
all_values[5] |
auto[0] |
auto[0] |
auto[0] |
51 |
1 |
|
T274 |
1 |
|
T342 |
2 |
|
T343 |
2 |
all_values[5] |
auto[0] |
auto[0] |
auto[1] |
44 |
1 |
|
T273 |
2 |
|
T274 |
1 |
|
T338 |
1 |
all_values[5] |
auto[0] |
auto[1] |
auto[0] |
53 |
1 |
|
T339 |
1 |
|
T341 |
1 |
|
T342 |
1 |
all_values[5] |
auto[0] |
auto[1] |
auto[1] |
23 |
1 |
|
T274 |
1 |
|
T338 |
1 |
|
T340 |
1 |
all_values[5] |
auto[1] |
auto[0] |
auto[1] |
70 |
1 |
|
T273 |
1 |
|
T274 |
1 |
|
T338 |
2 |
all_values[5] |
auto[1] |
auto[1] |
auto[1] |
49 |
1 |
|
T273 |
1 |
|
T340 |
1 |
|
T339 |
1 |
User Defined Cross Bins for intr_test_cg_cc
Excluded/Illegal bins
NAME | COUNT | STATUS |
test_1_state_0 |
0 |
Illegal |