dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_to_prog_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.25 100.00 66.67 84.62 85.71 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_to_prog_fifo.u_reqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 32876511 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 32876511 0 0
T1 202480 26471 0 0
T2 1137 58 0 0
T3 3038 150 0 0
T4 53140 34925 0 0
T5 820420 409452 0 0
T6 73924 7407 0 0
T7 119790 26748 0 0
T8 9296 778 0 0
T20 75683 37873 0 0
T21 130853 58104 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 37333841 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 37333841 0 0
T1 202480 26471 0 0
T2 1137 58 0 0
T3 3038 150 0 0
T4 53140 17333 0 0
T5 820420 409452 0 0
T6 73924 22949 0 0
T7 119790 26748 0 0
T8 9296 3451 0 0
T20 75683 36684 0 0
T21 130853 58104 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 2418937 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 2418937 0 0
T1 202480 1472 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 0 0 0
T5 820420 8580 0 0
T6 73924 456 0 0
T7 119790 0 0 0
T8 9296 128 0 0
T20 75683 1132 0 0
T21 130853 1208 0 0
T22 0 1302 0 0
T24 0 195 0 0
T50 0 1960 0 0
T51 0 2556 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 2651398 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 2651398 0 0
T1 202480 1472 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 0 0 0
T5 820420 8580 0 0
T6 73924 1444 0 0
T7 119790 0 0 0
T8 9296 459 0 0
T20 75683 178 0 0
T21 130853 1208 0 0
T22 0 1302 0 0
T24 0 195 0 0
T50 0 1960 0 0
T51 0 2556 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 4192509 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 4192509 0 0
T1 202480 2816 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 22092 0 0
T5 820420 6470 0 0
T6 73924 928 0 0
T7 119790 17696 0 0
T8 9296 131 0 0
T9 0 15392 0 0
T20 75683 593 0 0
T21 130853 2608 0 0
T24 0 234 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 3919462 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 3919462 0 0
T1 202480 2816 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 4500 0 0
T5 820420 6470 0 0
T6 73924 3016 0 0
T7 119790 17696 0 0
T8 9296 616 0 0
T9 0 15392 0 0
T20 75683 358 0 0
T21 130853 2608 0 0
T24 0 234 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 26196092 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 26196092 0 0
T1 202480 22183 0 0
T2 1137 58 0 0
T3 3038 150 0 0
T4 53140 12833 0 0
T5 820420 394402 0 0
T6 73924 6023 0 0
T7 119790 9052 0 0
T8 9296 519 0 0
T20 75683 36148 0 0
T21 130853 54288 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413242140 30762981 0 0
DepthKnown_A 413242140 412330225 0 0
RvalidKnown_A 413242140 412330225 0 0
WreadyKnown_A 413242140 412330225 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 30762981 0 0
T1 202480 22183 0 0
T2 1137 58 0 0
T3 3038 150 0 0
T4 53140 12833 0 0
T5 820420 394402 0 0
T6 73924 18489 0 0
T7 119790 9052 0 0
T8 9296 2376 0 0
T20 75683 36148 0 0
T21 130853 54288 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413242140 412330225 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T5,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T5,T20

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T5,T20

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT6,T8,T22
110Not Covered
111CoveredT1,T5,T20

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T5,T20
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T5,T20


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T5,T20
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410526113 2615511 0 0
DepthKnown_A 410526113 409700378 0 0
RvalidKnown_A 410526113 409700378 0 0
WreadyKnown_A 410526113 409700378 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 410526113 2615511 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410526113 2615511 0 0
T1 202480 1472 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 0 0 0
T5 820420 8580 0 0
T6 73924 1444 0 0
T7 119790 0 0 0
T8 9296 459 0 0
T20 75683 178 0 0
T21 130853 1208 0 0
T22 0 1302 0 0
T24 0 195 0 0
T50 0 1960 0 0
T51 0 2556 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410526113 409700378 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410526113 409700378 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410526113 409700378 0 0
T1 202480 193525 0 0
T2 1137 1048 0 0
T3 3038 2321 0 0
T4 53140 53076 0 0
T5 820420 820365 0 0
T6 73924 70841 0 0
T7 119790 119654 0 0
T8 9296 9202 0 0
T20 75683 75631 0 0
T21 130853 122946 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 410526113 2615511 0 0
T1 202480 1472 0 0
T2 1137 0 0 0
T3 3038 0 0 0
T4 53140 0 0 0
T5 820420 8580 0 0
T6 73924 1444 0 0
T7 119790 0 0 0
T8 9296 459 0 0
T20 75683 178 0 0
T21 130853 1208 0 0
T22 0 1302 0 0
T24 0 195 0 0
T50 0 1960 0 0
T51 0 2556 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%