Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T97,T23 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T14 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T24,T26 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T97,T23 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T24,T26 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T14 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T14 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5743215 |
0 |
0 |
T2 |
13044 |
37 |
0 |
0 |
T3 |
33484 |
75 |
0 |
0 |
T4 |
432020 |
24971 |
0 |
0 |
T5 |
0 |
26725 |
0 |
0 |
T6 |
0 |
977 |
0 |
0 |
T10 |
5144 |
2 |
0 |
0 |
T11 |
1020976 |
0 |
0 |
0 |
T14 |
45832 |
102 |
0 |
0 |
T15 |
17440 |
11 |
0 |
0 |
T16 |
31368 |
0 |
0 |
0 |
T17 |
13984 |
0 |
0 |
0 |
T18 |
4541016 |
0 |
0 |
0 |
T21 |
0 |
92 |
0 |
0 |
T24 |
1536744 |
2385 |
0 |
0 |
T26 |
0 |
1182 |
0 |
0 |
T30 |
0 |
26327 |
0 |
0 |
T55 |
20096 |
0 |
0 |
0 |
T56 |
0 |
896 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5743202 |
0 |
0 |
T2 |
13044 |
37 |
0 |
0 |
T3 |
33484 |
75 |
0 |
0 |
T4 |
432020 |
24971 |
0 |
0 |
T5 |
0 |
26725 |
0 |
0 |
T6 |
0 |
977 |
0 |
0 |
T10 |
5144 |
2 |
0 |
0 |
T11 |
1020976 |
0 |
0 |
0 |
T14 |
45832 |
102 |
0 |
0 |
T15 |
17440 |
11 |
0 |
0 |
T16 |
31368 |
0 |
0 |
0 |
T17 |
13984 |
0 |
0 |
0 |
T18 |
4541016 |
0 |
0 |
0 |
T21 |
0 |
92 |
0 |
0 |
T24 |
1536744 |
2385 |
0 |
0 |
T26 |
0 |
1182 |
0 |
0 |
T30 |
0 |
26327 |
0 |
0 |
T55 |
20096 |
0 |
0 |
0 |
T56 |
0 |
896 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T23,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T10 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T24,T26 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T10 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T10 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T23,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T24,T26 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T10 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T10 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796680 |
0 |
0 |
T2 |
3261 |
10 |
0 |
0 |
T3 |
8371 |
18 |
0 |
0 |
T4 |
0 |
3186 |
0 |
0 |
T5 |
0 |
3799 |
0 |
0 |
T6 |
0 |
107 |
0 |
0 |
T10 |
643 |
1 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
208 |
0 |
0 |
T26 |
0 |
162 |
0 |
0 |
T30 |
0 |
3608 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796678 |
0 |
0 |
T2 |
3261 |
10 |
0 |
0 |
T3 |
8371 |
18 |
0 |
0 |
T4 |
0 |
3186 |
0 |
0 |
T5 |
0 |
3799 |
0 |
0 |
T6 |
0 |
107 |
0 |
0 |
T10 |
643 |
1 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
208 |
0 |
0 |
T26 |
0 |
162 |
0 |
0 |
T30 |
0 |
3608 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T23,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T10 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T24,T26 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T10 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T10 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T23,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T24,T26 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T10 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T10 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796636 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
21 |
0 |
0 |
T4 |
0 |
3185 |
0 |
0 |
T5 |
0 |
3807 |
0 |
0 |
T6 |
0 |
107 |
0 |
0 |
T10 |
643 |
1 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
208 |
0 |
0 |
T26 |
0 |
162 |
0 |
0 |
T30 |
0 |
3592 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796633 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
21 |
0 |
0 |
T4 |
0 |
3185 |
0 |
0 |
T5 |
0 |
3807 |
0 |
0 |
T6 |
0 |
107 |
0 |
0 |
T10 |
643 |
1 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
208 |
0 |
0 |
T26 |
0 |
162 |
0 |
0 |
T30 |
0 |
3592 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T98,T99 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T24,T26 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T98,T99 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T24,T26 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796241 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
19 |
0 |
0 |
T4 |
0 |
3183 |
0 |
0 |
T5 |
0 |
3808 |
0 |
0 |
T6 |
0 |
106 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
207 |
0 |
0 |
T26 |
0 |
161 |
0 |
0 |
T30 |
0 |
3605 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
152 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796240 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
19 |
0 |
0 |
T4 |
0 |
3183 |
0 |
0 |
T5 |
0 |
3808 |
0 |
0 |
T6 |
0 |
106 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
207 |
0 |
0 |
T26 |
0 |
161 |
0 |
0 |
T30 |
0 |
3605 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T98,T99 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T24,T26 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T98,T99 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T24,T26 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796008 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
17 |
0 |
0 |
T4 |
0 |
3192 |
0 |
0 |
T5 |
0 |
3807 |
0 |
0 |
T6 |
0 |
106 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
207 |
0 |
0 |
T26 |
0 |
147 |
0 |
0 |
T30 |
0 |
3603 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
136 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
796006 |
0 |
0 |
T2 |
3261 |
9 |
0 |
0 |
T3 |
8371 |
17 |
0 |
0 |
T4 |
0 |
3192 |
0 |
0 |
T5 |
0 |
3807 |
0 |
0 |
T6 |
0 |
106 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
0 |
0 |
0 |
T15 |
2180 |
0 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T24 |
0 |
207 |
0 |
0 |
T26 |
0 |
147 |
0 |
0 |
T30 |
0 |
3603 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
136 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T97,T23,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T24,T26,T21 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T97,T23,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T24,T26,T21 |
0 |
0 |
0 |
1 |
- |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639650 |
0 |
0 |
T4 |
108005 |
3055 |
0 |
0 |
T5 |
0 |
2878 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
27 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2979 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639648 |
0 |
0 |
T4 |
108005 |
3055 |
0 |
0 |
T5 |
0 |
2878 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
27 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2979 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T97,T23,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T24,T26,T21 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T97,T23,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T24,T26,T21 |
0 |
0 |
0 |
1 |
- |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639530 |
0 |
0 |
T4 |
108005 |
3053 |
0 |
0 |
T5 |
0 |
2878 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
27 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2972 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639530 |
0 |
0 |
T4 |
108005 |
3053 |
0 |
0 |
T5 |
0 |
2878 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
27 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2972 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T98,T100 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T24,T26,T21 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T98,T100 |
0 |
0 |
1 |
- |
- |
Covered |
T24,T26,T21 |
0 |
0 |
0 |
1 |
- |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639382 |
0 |
0 |
T4 |
108005 |
3060 |
0 |
0 |
T5 |
0 |
2872 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
24 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2989 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639379 |
0 |
0 |
T4 |
108005 |
3060 |
0 |
0 |
T5 |
0 |
2872 |
0 |
0 |
T6 |
0 |
138 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
24 |
0 |
0 |
T15 |
2180 |
3 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
389 |
0 |
0 |
T26 |
0 |
140 |
0 |
0 |
T30 |
0 |
2989 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T98,T100 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T24,T26,T21 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T98,T100 |
0 |
0 |
1 |
- |
- |
Covered |
T24,T26,T21 |
0 |
0 |
0 |
1 |
- |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T14,T15,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639088 |
0 |
0 |
T4 |
108005 |
3057 |
0 |
0 |
T5 |
0 |
2876 |
0 |
0 |
T6 |
0 |
137 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
24 |
0 |
0 |
T15 |
2180 |
2 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
388 |
0 |
0 |
T26 |
0 |
130 |
0 |
0 |
T30 |
0 |
2979 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
146 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412769973 |
639088 |
0 |
0 |
T4 |
108005 |
3057 |
0 |
0 |
T5 |
0 |
2876 |
0 |
0 |
T6 |
0 |
137 |
0 |
0 |
T10 |
643 |
0 |
0 |
0 |
T11 |
127622 |
0 |
0 |
0 |
T14 |
5729 |
24 |
0 |
0 |
T15 |
2180 |
2 |
0 |
0 |
T16 |
3921 |
0 |
0 |
0 |
T17 |
1748 |
0 |
0 |
0 |
T18 |
567627 |
0 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T24 |
384186 |
388 |
0 |
0 |
T26 |
0 |
130 |
0 |
0 |
T30 |
0 |
2979 |
0 |
0 |
T55 |
2512 |
0 |
0 |
0 |
T56 |
0 |
146 |
0 |
0 |