dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.44 100.00 87.18 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.63 100.00 90.52 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.44 100.00 87.18 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.63 100.00 90.52 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 88.89 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.63 100.00 90.52 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT11,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T11

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT14,T15,T11
110Not Covered
111CoveredT14,T15,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T11
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T11


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412569403 49983564 0 0
DepthKnown_A 412569403 411742906 0 0
RvalidKnown_A 412569403 411742906 0 0
WreadyKnown_A 412569403 411742906 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412569403 49983564 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 49983564 0 0
T4 108005 47503 0 0
T5 0 45754 0 0
T6 0 2731 0 0
T10 643 0 0 0
T11 87028 0 0 0
T14 5729 484 0 0
T15 2180 31 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 150 0 0
T24 384186 4663 0 0
T26 0 1650 0 0
T30 0 31623 0 0
T55 2512 0 0 0
T56 0 1824 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 49983564 0 0
T4 108005 47503 0 0
T5 0 45754 0 0
T6 0 2731 0 0
T10 643 0 0 0
T11 87028 0 0 0
T14 5729 484 0 0
T15 2180 31 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 150 0 0
T24 384186 4663 0 0
T26 0 1650 0 0
T30 0 31623 0 0
T55 2512 0 0 0
T56 0 1824 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT11,T12,T13
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T11

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT14,T4,T5
110Not Covered
111CoveredT14,T15,T11

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T11
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T11


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412569403 12705328 0 0
DepthKnown_A 412569403 411742906 0 0
RvalidKnown_A 412569403 411742906 0 0
WreadyKnown_A 412569403 411742906 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412569403 12705328 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 12705328 0 0
T4 108005 26886 0 0
T5 0 25438 0 0
T6 0 1104 0 0
T10 643 0 0 0
T11 87028 0 0 0
T14 5729 191 0 0
T15 2180 11 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 61 0 0
T24 384186 1555 0 0
T26 0 550 0 0
T30 0 15421 0 0
T55 2512 0 0 0
T56 0 608 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 411742906 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 87028 61784 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412569403 12705328 0 0
T4 108005 26886 0 0
T5 0 25438 0 0
T6 0 1104 0 0
T10 643 0 0 0
T11 87028 0 0 0
T14 5729 191 0 0
T15 2180 11 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 61 0 0
T24 384186 1555 0 0
T26 0 550 0 0
T30 0 15421 0 0
T55 2512 0 0 0
T56 0 608 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT63,T65,T70
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT14,T15,T11
101CoveredT14,T4,T5
110Not Covered
111CoveredT14,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412769973 11707130 0 0
DepthKnown_A 412769973 411943476 0 0
RvalidKnown_A 412769973 411943476 0 0
WreadyKnown_A 412769973 411943476 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 412769973 11707130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412769973 11707130 0 0
T4 108005 24450 0 0
T5 0 23008 0 0
T6 0 1102 0 0
T10 643 0 0 0
T11 127622 0 0 0
T14 5729 178 0 0
T15 2180 0 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 50 0 0
T24 384186 0 0 0
T27 0 72 0 0
T30 0 6388 0 0
T33 0 4658 0 0
T45 0 262144 0 0
T55 2512 0 0 0
T66 0 262144 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412769973 411943476 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 127622 102378 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412769973 411943476 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 127622 102378 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412769973 411943476 0 0
T1 1104 1015 0 0
T2 3261 3096 0 0
T3 8371 8187 0 0
T10 643 586 0 0
T11 127622 102378 0 0
T14 5729 5573 0 0
T15 2180 2117 0 0
T16 3921 3140 0 0
T17 1748 1693 0 0
T18 567627 567618 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 412769973 11707130 0 0
T4 108005 24450 0 0
T5 0 23008 0 0
T6 0 1102 0 0
T10 643 0 0 0
T11 127622 0 0 0
T14 5729 178 0 0
T15 2180 0 0 0
T16 3921 0 0 0
T17 1748 0 0 0
T18 567627 0 0 0
T21 0 50 0 0
T24 384186 0 0 0
T27 0 72 0 0
T30 0 6388 0 0
T33 0 4658 0 0
T45 0 262144 0 0
T55 2512 0 0 0
T66 0 262144 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%