Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T37 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T59,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T37 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T59,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5732744 |
0 |
0 |
T1 |
216092 |
256 |
0 |
0 |
T2 |
14652 |
0 |
0 |
0 |
T3 |
13868 |
105 |
0 |
0 |
T4 |
82144 |
116 |
0 |
0 |
T5 |
1154152 |
0 |
0 |
0 |
T6 |
6593320 |
23626 |
0 |
0 |
T7 |
2451488 |
45546 |
0 |
0 |
T8 |
0 |
44297 |
0 |
0 |
T12 |
4496 |
0 |
0 |
0 |
T13 |
1521200 |
0 |
0 |
0 |
T16 |
2084224 |
494 |
0 |
0 |
T17 |
42504 |
121 |
0 |
0 |
T18 |
15144 |
0 |
0 |
0 |
T20 |
0 |
42 |
0 |
0 |
T24 |
0 |
256 |
0 |
0 |
T25 |
0 |
256 |
0 |
0 |
T42 |
0 |
6 |
0 |
0 |
T46 |
0 |
380 |
0 |
0 |
T47 |
0 |
380 |
0 |
0 |
T59 |
392320 |
1224 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5732728 |
0 |
0 |
T1 |
216092 |
256 |
0 |
0 |
T2 |
14652 |
0 |
0 |
0 |
T3 |
13868 |
105 |
0 |
0 |
T4 |
82144 |
116 |
0 |
0 |
T5 |
1154152 |
0 |
0 |
0 |
T6 |
6593320 |
23626 |
0 |
0 |
T7 |
2451488 |
45546 |
0 |
0 |
T8 |
0 |
44297 |
0 |
0 |
T12 |
4496 |
0 |
0 |
0 |
T13 |
1521200 |
0 |
0 |
0 |
T16 |
2084224 |
494 |
0 |
0 |
T17 |
42504 |
121 |
0 |
0 |
T18 |
15144 |
0 |
0 |
0 |
T20 |
0 |
42 |
0 |
0 |
T24 |
0 |
256 |
0 |
0 |
T25 |
0 |
256 |
0 |
0 |
T42 |
0 |
6 |
0 |
0 |
T46 |
0 |
380 |
0 |
0 |
T47 |
0 |
380 |
0 |
0 |
T59 |
392320 |
1224 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T37 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T59,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T37 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T59,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723815 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
27 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2744 |
0 |
0 |
T7 |
306436 |
5866 |
0 |
0 |
T8 |
0 |
5665 |
0 |
0 |
T16 |
260528 |
74 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
146 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723813 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
27 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2744 |
0 |
0 |
T7 |
306436 |
5866 |
0 |
0 |
T8 |
0 |
5665 |
0 |
0 |
T16 |
260528 |
74 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
146 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T59,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T59,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723876 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2738 |
0 |
0 |
T7 |
306436 |
5868 |
0 |
0 |
T8 |
0 |
5650 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
145 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723873 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2738 |
0 |
0 |
T7 |
306436 |
5868 |
0 |
0 |
T8 |
0 |
5650 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
145 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T59,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T59,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723783 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2746 |
0 |
0 |
T7 |
306436 |
5861 |
0 |
0 |
T8 |
0 |
5658 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
145 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723782 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2746 |
0 |
0 |
T7 |
306436 |
5861 |
0 |
0 |
T8 |
0 |
5658 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
145 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T59,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T16,T59,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723169 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2747 |
0 |
0 |
T7 |
306436 |
5842 |
0 |
0 |
T8 |
0 |
5647 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
136 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
723167 |
0 |
0 |
T1 |
54023 |
64 |
0 |
0 |
T2 |
3663 |
0 |
0 |
0 |
T3 |
3467 |
26 |
0 |
0 |
T4 |
10268 |
0 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
2747 |
0 |
0 |
T7 |
306436 |
5842 |
0 |
0 |
T8 |
0 |
5647 |
0 |
0 |
T16 |
260528 |
73 |
0 |
0 |
T17 |
5313 |
0 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T46 |
0 |
95 |
0 |
0 |
T47 |
0 |
95 |
0 |
0 |
T59 |
0 |
136 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T16,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T59,T79,T88 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T59,T79,T88 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709915 |
0 |
0 |
T4 |
10268 |
30 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3161 |
0 |
0 |
T7 |
306436 |
5522 |
0 |
0 |
T8 |
0 |
5416 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
51 |
0 |
0 |
T17 |
5313 |
33 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709911 |
0 |
0 |
T4 |
10268 |
30 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3161 |
0 |
0 |
T7 |
306436 |
5522 |
0 |
0 |
T8 |
0 |
5416 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
51 |
0 |
0 |
T17 |
5313 |
33 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T16,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T59,T79,T88 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T59,T79,T88 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709707 |
0 |
0 |
T4 |
10268 |
28 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3167 |
0 |
0 |
T7 |
306436 |
5529 |
0 |
0 |
T8 |
0 |
5417 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
29 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709706 |
0 |
0 |
T4 |
10268 |
28 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3167 |
0 |
0 |
T7 |
306436 |
5529 |
0 |
0 |
T8 |
0 |
5417 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
29 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T16,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T59,T20,T79 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T59,T20,T79 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709385 |
0 |
0 |
T4 |
10268 |
28 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3161 |
0 |
0 |
T7 |
306436 |
5533 |
0 |
0 |
T8 |
0 |
5423 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
28 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709384 |
0 |
0 |
T4 |
10268 |
28 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3161 |
0 |
0 |
T7 |
306436 |
5533 |
0 |
0 |
T8 |
0 |
5423 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
28 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
11 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T59 |
98080 |
167 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T16,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T70,T87 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T16,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T59,T79,T88 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T16,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T70,T87 |
0 |
0 |
1 |
- |
- |
Covered |
T59,T79,T88 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T16,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709094 |
0 |
0 |
T4 |
10268 |
30 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3162 |
0 |
0 |
T7 |
306436 |
5525 |
0 |
0 |
T8 |
0 |
5421 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
31 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T59 |
98080 |
151 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420163200 |
709092 |
0 |
0 |
T4 |
10268 |
30 |
0 |
0 |
T5 |
144269 |
0 |
0 |
0 |
T6 |
824165 |
3162 |
0 |
0 |
T7 |
306436 |
5525 |
0 |
0 |
T8 |
0 |
5421 |
0 |
0 |
T12 |
1124 |
0 |
0 |
0 |
T13 |
380300 |
0 |
0 |
0 |
T16 |
260528 |
50 |
0 |
0 |
T17 |
5313 |
31 |
0 |
0 |
T18 |
1893 |
0 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T25 |
0 |
64 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T59 |
98080 |
151 |
0 |
0 |