Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T33,T31 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
51100856 |
0 |
0 |
| T1 |
31355 |
696 |
0 |
0 |
| T2 |
68242 |
28 |
0 |
0 |
| T3 |
3930 |
0 |
0 |
0 |
| T4 |
208314 |
1848 |
0 |
0 |
| T5 |
6296 |
0 |
0 |
0 |
| T6 |
1929 |
0 |
0 |
0 |
| T7 |
0 |
43 |
0 |
0 |
| T8 |
0 |
70614 |
0 |
0 |
| T12 |
1332 |
0 |
0 |
0 |
| T17 |
121377 |
0 |
0 |
0 |
| T18 |
1364 |
0 |
0 |
0 |
| T19 |
161606 |
0 |
0 |
0 |
| T21 |
0 |
22 |
0 |
0 |
| T33 |
0 |
105997 |
0 |
0 |
| T53 |
0 |
1698 |
0 |
0 |
| T58 |
0 |
19448 |
0 |
0 |
| T59 |
0 |
403200 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
51100856 |
0 |
0 |
| T1 |
31355 |
696 |
0 |
0 |
| T2 |
68242 |
28 |
0 |
0 |
| T3 |
3930 |
0 |
0 |
0 |
| T4 |
208314 |
1848 |
0 |
0 |
| T5 |
6296 |
0 |
0 |
0 |
| T6 |
1929 |
0 |
0 |
0 |
| T7 |
0 |
43 |
0 |
0 |
| T8 |
0 |
70614 |
0 |
0 |
| T12 |
1332 |
0 |
0 |
0 |
| T17 |
121377 |
0 |
0 |
0 |
| T18 |
1364 |
0 |
0 |
0 |
| T19 |
161606 |
0 |
0 |
0 |
| T21 |
0 |
22 |
0 |
0 |
| T33 |
0 |
105997 |
0 |
0 |
| T53 |
0 |
1698 |
0 |
0 |
| T58 |
0 |
19448 |
0 |
0 |
| T59 |
0 |
403200 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T33,T23,T24 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
13071040 |
0 |
0 |
| T1 |
31355 |
246 |
0 |
0 |
| T2 |
68242 |
10 |
0 |
0 |
| T3 |
3930 |
0 |
0 |
0 |
| T4 |
208314 |
616 |
0 |
0 |
| T5 |
6296 |
0 |
0 |
0 |
| T6 |
1929 |
0 |
0 |
0 |
| T7 |
0 |
21 |
0 |
0 |
| T8 |
0 |
23420 |
0 |
0 |
| T12 |
1332 |
0 |
0 |
0 |
| T17 |
121377 |
0 |
0 |
0 |
| T18 |
1364 |
0 |
0 |
0 |
| T19 |
161606 |
0 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T33 |
0 |
48618 |
0 |
0 |
| T53 |
0 |
566 |
0 |
0 |
| T58 |
0 |
9391 |
0 |
0 |
| T59 |
0 |
134400 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
391917953 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392755359 |
13071040 |
0 |
0 |
| T1 |
31355 |
246 |
0 |
0 |
| T2 |
68242 |
10 |
0 |
0 |
| T3 |
3930 |
0 |
0 |
0 |
| T4 |
208314 |
616 |
0 |
0 |
| T5 |
6296 |
0 |
0 |
0 |
| T6 |
1929 |
0 |
0 |
0 |
| T7 |
0 |
21 |
0 |
0 |
| T8 |
0 |
23420 |
0 |
0 |
| T12 |
1332 |
0 |
0 |
0 |
| T17 |
121377 |
0 |
0 |
0 |
| T18 |
1364 |
0 |
0 |
0 |
| T19 |
161606 |
0 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T33 |
0 |
48618 |
0 |
0 |
| T53 |
0 |
566 |
0 |
0 |
| T58 |
0 |
9391 |
0 |
0 |
| T59 |
0 |
134400 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T60,T61 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T7,T33,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T7,T33,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Covered | T7,T33,T23 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T7,T33,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T7,T33,T23 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T7,T33,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T7,T33,T23 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392920580 |
11657717 |
0 |
0 |
| T7 |
546 |
73 |
0 |
0 |
| T8 |
355960 |
0 |
0 |
0 |
| T13 |
568 |
0 |
0 |
0 |
| T21 |
13363 |
0 |
0 |
0 |
| T22 |
489282 |
0 |
0 |
0 |
| T23 |
0 |
250 |
0 |
0 |
| T24 |
0 |
42 |
0 |
0 |
| T31 |
0 |
2834 |
0 |
0 |
| T32 |
0 |
8526 |
0 |
0 |
| T33 |
324966 |
72221 |
0 |
0 |
| T43 |
0 |
19563 |
0 |
0 |
| T48 |
0 |
196 |
0 |
0 |
| T58 |
35073 |
0 |
0 |
0 |
| T59 |
489122 |
0 |
0 |
0 |
| T64 |
4865 |
0 |
0 |
0 |
| T65 |
1088 |
0 |
0 |
0 |
| T67 |
0 |
262144 |
0 |
0 |
| T68 |
0 |
262144 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392920580 |
392083174 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392920580 |
392083174 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392920580 |
392083174 |
0 |
0 |
| T1 |
31355 |
31256 |
0 |
0 |
| T2 |
68242 |
68150 |
0 |
0 |
| T3 |
3930 |
3301 |
0 |
0 |
| T4 |
208314 |
208216 |
0 |
0 |
| T5 |
6296 |
6156 |
0 |
0 |
| T6 |
1929 |
1878 |
0 |
0 |
| T12 |
1332 |
1239 |
0 |
0 |
| T17 |
121377 |
121304 |
0 |
0 |
| T18 |
1364 |
1211 |
0 |
0 |
| T19 |
161606 |
161545 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392920580 |
11657717 |
0 |
0 |
| T7 |
546 |
73 |
0 |
0 |
| T8 |
355960 |
0 |
0 |
0 |
| T13 |
568 |
0 |
0 |
0 |
| T21 |
13363 |
0 |
0 |
0 |
| T22 |
489282 |
0 |
0 |
0 |
| T23 |
0 |
250 |
0 |
0 |
| T24 |
0 |
42 |
0 |
0 |
| T31 |
0 |
2834 |
0 |
0 |
| T32 |
0 |
8526 |
0 |
0 |
| T33 |
324966 |
72221 |
0 |
0 |
| T43 |
0 |
19563 |
0 |
0 |
| T48 |
0 |
196 |
0 |
0 |
| T58 |
35073 |
0 |
0 |
0 |
| T59 |
489122 |
0 |
0 |
0 |
| T64 |
4865 |
0 |
0 |
0 |
| T65 |
1088 |
0 |
0 |
0 |
| T67 |
0 |
262144 |
0 |
0 |
| T68 |
0 |
262144 |
0 |
0 |