Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T55 |
1 | 1 | Covered | T2,T4,T15 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T55 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T4,T15 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
841826320 |
7380269 |
0 |
0 |
T2 |
569220 |
48825 |
0 |
0 |
T3 |
2896 |
0 |
0 |
0 |
T4 |
9524 |
212 |
0 |
0 |
T5 |
1196450 |
932 |
0 |
0 |
T6 |
0 |
18299 |
0 |
0 |
T10 |
2216 |
0 |
0 |
0 |
T11 |
802566 |
0 |
0 |
0 |
T15 |
8976 |
135 |
0 |
0 |
T16 |
982228 |
0 |
0 |
0 |
T17 |
4768 |
19 |
0 |
0 |
T19 |
0 |
8509 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
22 |
0 |
0 |
T40 |
0 |
167 |
0 |
0 |
T47 |
0 |
4880 |
0 |
0 |
T54 |
0 |
5064 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
7906 |
0 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
841826320 |
840075974 |
0 |
0 |
T1 |
1925448 |
1925224 |
0 |
0 |
T2 |
569220 |
569096 |
0 |
0 |
T3 |
2896 |
2612 |
0 |
0 |
T4 |
9524 |
9344 |
0 |
0 |
T5 |
1196450 |
1196290 |
0 |
0 |
T10 |
2216 |
1776 |
0 |
0 |
T11 |
802566 |
802544 |
0 |
0 |
T15 |
8976 |
8618 |
0 |
0 |
T16 |
982228 |
981962 |
0 |
0 |
T17 |
4768 |
4620 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
841826320 |
7380292 |
0 |
0 |
T2 |
569220 |
48825 |
0 |
0 |
T3 |
2896 |
0 |
0 |
0 |
T4 |
9524 |
212 |
0 |
0 |
T5 |
1196450 |
932 |
0 |
0 |
T6 |
0 |
18299 |
0 |
0 |
T10 |
2216 |
0 |
0 |
0 |
T11 |
802566 |
0 |
0 |
0 |
T15 |
8976 |
135 |
0 |
0 |
T16 |
982228 |
0 |
0 |
0 |
T17 |
4768 |
19 |
0 |
0 |
T19 |
0 |
8509 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
23 |
0 |
0 |
T40 |
0 |
167 |
0 |
0 |
T47 |
0 |
4880 |
0 |
0 |
T54 |
0 |
5064 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
7906 |
0 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
841826322 |
17178564 |
0 |
0 |
T1 |
962724 |
48 |
0 |
0 |
T2 |
569220 |
48857 |
0 |
0 |
T3 |
2896 |
64 |
0 |
0 |
T4 |
9524 |
244 |
0 |
0 |
T5 |
1196450 |
964 |
0 |
0 |
T6 |
0 |
9153 |
0 |
0 |
T10 |
2216 |
67 |
0 |
0 |
T11 |
802566 |
263744 |
0 |
0 |
T15 |
8976 |
199 |
0 |
0 |
T16 |
982228 |
32 |
0 |
0 |
T17 |
4768 |
51 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
87 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T17 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T17 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T17 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T55,T37 |
1 | 1 | Covered | T2,T4,T17 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T17 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T55,T37 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T17 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T17 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T4,T17 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T4,T17 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
3496700 |
0 |
0 |
T2 |
284610 |
23945 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
157 |
0 |
0 |
T5 |
598225 |
563 |
0 |
0 |
T6 |
0 |
9146 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
0 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
19 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T47 |
0 |
4880 |
0 |
0 |
T54 |
0 |
5064 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
3496717 |
0 |
0 |
T2 |
284610 |
23945 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
157 |
0 |
0 |
T5 |
598225 |
563 |
0 |
0 |
T6 |
0 |
9146 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
0 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
19 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T40 |
0 |
80 |
0 |
0 |
T47 |
0 |
4880 |
0 |
0 |
T54 |
0 |
5064 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913161 |
8791672 |
0 |
0 |
T1 |
962724 |
48 |
0 |
0 |
T2 |
284610 |
23977 |
0 |
0 |
T3 |
1448 |
64 |
0 |
0 |
T4 |
4762 |
189 |
0 |
0 |
T5 |
598225 |
595 |
0 |
0 |
T10 |
1108 |
67 |
0 |
0 |
T11 |
401283 |
132672 |
0 |
0 |
T15 |
4488 |
64 |
0 |
0 |
T16 |
491114 |
32 |
0 |
0 |
T17 |
2384 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T125,T74 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T55 |
1 | 1 | Covered | T2,T4,T15 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T55 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T4,T15 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
3883569 |
0 |
0 |
T2 |
284610 |
24880 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
55 |
0 |
0 |
T5 |
598225 |
369 |
0 |
0 |
T6 |
0 |
9153 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
135 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
8509 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
87 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
3883575 |
0 |
0 |
T2 |
284610 |
24880 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
55 |
0 |
0 |
T5 |
598225 |
369 |
0 |
0 |
T6 |
0 |
9153 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
135 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
8509 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
87 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913161 |
8386892 |
0 |
0 |
T2 |
284610 |
24880 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
55 |
0 |
0 |
T5 |
598225 |
369 |
0 |
0 |
T6 |
0 |
9153 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
131072 |
0 |
0 |
T15 |
4488 |
135 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T31 |
0 |
390 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
87 |
0 |
0 |
T55 |
0 |
105 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |