Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T75,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T15,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T75 |
| 0 |
0 |
1 |
- |
- |
Covered |
T4,T15,T5 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5755481 |
0 |
0 |
| T2 |
2276880 |
45909 |
0 |
0 |
| T3 |
11584 |
0 |
0 |
0 |
| T4 |
38096 |
115 |
0 |
0 |
| T5 |
4785800 |
503 |
0 |
0 |
| T6 |
0 |
17697 |
0 |
0 |
| T10 |
8864 |
0 |
0 |
0 |
| T11 |
3210264 |
0 |
0 |
0 |
| T15 |
35904 |
65 |
0 |
0 |
| T16 |
3928912 |
0 |
0 |
0 |
| T17 |
19072 |
10 |
0 |
0 |
| T19 |
0 |
8262 |
0 |
0 |
| T20 |
0 |
41 |
0 |
0 |
| T31 |
0 |
211 |
0 |
0 |
| T39 |
0 |
15 |
0 |
0 |
| T40 |
0 |
91 |
0 |
0 |
| T47 |
0 |
2336 |
0 |
0 |
| T54 |
0 |
2420 |
0 |
0 |
| T55 |
0 |
55 |
0 |
0 |
| T56 |
31624 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5755461 |
0 |
0 |
| T2 |
2276880 |
45909 |
0 |
0 |
| T3 |
11584 |
0 |
0 |
0 |
| T4 |
38096 |
115 |
0 |
0 |
| T5 |
4785800 |
503 |
0 |
0 |
| T6 |
0 |
17697 |
0 |
0 |
| T10 |
8864 |
0 |
0 |
0 |
| T11 |
3210264 |
0 |
0 |
0 |
| T15 |
35904 |
65 |
0 |
0 |
| T16 |
3928912 |
0 |
0 |
0 |
| T17 |
19072 |
10 |
0 |
0 |
| T19 |
0 |
8262 |
0 |
0 |
| T20 |
0 |
41 |
0 |
0 |
| T31 |
0 |
211 |
0 |
0 |
| T39 |
0 |
14 |
0 |
0 |
| T40 |
0 |
91 |
0 |
0 |
| T47 |
0 |
2336 |
0 |
0 |
| T54 |
0 |
2420 |
0 |
0 |
| T55 |
0 |
55 |
0 |
0 |
| T56 |
31624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T75,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T47 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T75 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T47 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
696034 |
0 |
0 |
| T2 |
284610 |
5662 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
22 |
0 |
0 |
| T5 |
598225 |
77 |
0 |
0 |
| T6 |
0 |
2175 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
3 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
11 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
696026 |
0 |
0 |
| T2 |
284610 |
5662 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
22 |
0 |
0 |
| T5 |
598225 |
77 |
0 |
0 |
| T6 |
0 |
2175 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
3 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
11 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T75,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T75 |
| 0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T40 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695843 |
0 |
0 |
| T2 |
284610 |
5643 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
22 |
0 |
0 |
| T5 |
598225 |
77 |
0 |
0 |
| T6 |
0 |
2179 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
3 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
11 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695841 |
0 |
0 |
| T2 |
284610 |
5643 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
22 |
0 |
0 |
| T5 |
598225 |
77 |
0 |
0 |
| T6 |
0 |
2179 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
3 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
11 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T75,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T47 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T75 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T47 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695849 |
0 |
0 |
| T2 |
284610 |
5637 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
20 |
0 |
0 |
| T5 |
598225 |
76 |
0 |
0 |
| T6 |
0 |
2172 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
2 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
10 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695848 |
0 |
0 |
| T2 |
284610 |
5637 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
20 |
0 |
0 |
| T5 |
598225 |
76 |
0 |
0 |
| T6 |
0 |
2172 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
2 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
10 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T77,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T47 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T77 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T47 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T17 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695142 |
0 |
0 |
| T2 |
284610 |
5665 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
21 |
0 |
0 |
| T5 |
598225 |
76 |
0 |
0 |
| T6 |
0 |
2176 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
2 |
0 |
0 |
| T20 |
0 |
11 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
10 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
695138 |
0 |
0 |
| T2 |
284610 |
5665 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
21 |
0 |
0 |
| T5 |
598225 |
76 |
0 |
0 |
| T6 |
0 |
2176 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
0 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
2 |
0 |
0 |
| T20 |
0 |
11 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
10 |
0 |
0 |
| T47 |
0 |
584 |
0 |
0 |
| T54 |
0 |
605 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T78,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T5,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T78 |
| 0 |
0 |
1 |
- |
- |
Covered |
T15,T5,T40 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743380 |
0 |
0 |
| T2 |
284610 |
5772 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
8 |
0 |
0 |
| T5 |
598225 |
50 |
0 |
0 |
| T6 |
0 |
2244 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
17 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2061 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
13 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743377 |
0 |
0 |
| T2 |
284610 |
5772 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
8 |
0 |
0 |
| T5 |
598225 |
50 |
0 |
0 |
| T6 |
0 |
2244 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
17 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2061 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
13 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T78,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T78 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T7 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743273 |
0 |
0 |
| T2 |
284610 |
5855 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
8 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2245 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2064 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
13 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743272 |
0 |
0 |
| T2 |
284610 |
5855 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
8 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2245 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2064 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
13 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T78,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T78 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T7 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743119 |
0 |
0 |
| T2 |
284610 |
5872 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
7 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2253 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2071 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
743119 |
0 |
0 |
| T2 |
284610 |
5872 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
7 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2253 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2071 |
0 |
0 |
| T31 |
0 |
53 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
1 |
1 |
| 39 |
1 |
1 |
| 40 |
1 |
1 |
| 41 |
1 |
1 |
| 42 |
1 |
1 |
| 43 |
1 |
1 |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 46 |
1 |
1 |
| 47 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
| 53 |
1 |
1 |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 57 |
1 |
1 |
| 58 |
1 |
1 |
| 59 |
1 |
1 |
| 60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 11 | 78.57 |
| Logical | 14 | 11 | 78.57 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T74,T78,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T40,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T7,T74,T78 |
| 0 |
0 |
1 |
- |
- |
Covered |
T5,T40,T7 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T15 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
742841 |
0 |
0 |
| T2 |
284610 |
5803 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
7 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2253 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2066 |
0 |
0 |
| T31 |
0 |
52 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
420913160 |
742840 |
0 |
0 |
| T2 |
284610 |
5803 |
0 |
0 |
| T3 |
1448 |
0 |
0 |
0 |
| T4 |
4762 |
7 |
0 |
0 |
| T5 |
598225 |
49 |
0 |
0 |
| T6 |
0 |
2253 |
0 |
0 |
| T10 |
1108 |
0 |
0 |
0 |
| T11 |
401283 |
0 |
0 |
0 |
| T15 |
4488 |
16 |
0 |
0 |
| T16 |
491114 |
0 |
0 |
0 |
| T17 |
2384 |
0 |
0 |
0 |
| T19 |
0 |
2066 |
0 |
0 |
| T31 |
0 |
52 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T56 |
3953 |
0 |
0 |
0 |