dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_to_prog_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.25 100.00 66.67 84.62 85.71 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_to_prog_fifo.u_reqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 33719684 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 33719684 0 0
T1 962724 161 0 0
T2 284610 155593 0 0
T3 1448 147 0 0
T4 4762 1580 0 0
T5 598225 56711 0 0
T10 1108 106 0 0
T11 401283 1052 0 0
T15 4488 1291 0 0
T16 491114 161 0 0
T17 2384 227 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 44023468 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 44023468 0 0
T1 962724 161 0 0
T2 284610 136244 0 0
T3 1448 147 0 0
T4 4762 1307 0 0
T5 598225 255789 0 0
T10 1108 106 0 0
T11 401283 4734 0 0
T15 4488 1291 0 0
T16 491114 161 0 0
T17 2384 219 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 2342613 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 2342613 0 0
T2 284610 5124 0 0
T3 1448 2 0 0
T4 4762 227 0 0
T5 598225 1022 0 0
T6 0 1653 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 66 0 0
T16 491114 0 0 0
T17 2384 21 0 0
T18 0 90 0 0
T47 0 2288 0 0
T53 0 1 0 0
T56 3953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 3658757 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 3658757 0 0
T2 284610 5124 0 0
T3 1448 2 0 0
T4 4762 21 0 0
T5 598225 4618 0 0
T6 0 1653 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 66 0 0
T16 491114 0 0 0
T17 2384 13 0 0
T18 0 90 0 0
T47 0 2288 0 0
T53 0 1 0 0
T56 3953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 4276443 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 4276443 0 0
T2 284610 22226 0 0
T3 1448 0 0 0
T4 4762 136 0 0
T5 598225 1115 0 0
T6 0 9082 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 134 0 0
T16 491114 0 0 0
T17 2384 19 0 0
T39 0 18 0 0
T40 0 319 0 0
T47 0 4880 0 0
T54 0 5064 0 0
T56 3953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 4955939 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 4955939 0 0
T2 284610 10478 0 0
T3 1448 0 0 0
T4 4762 69 0 0
T5 598225 5004 0 0
T6 0 2219 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 134 0 0
T16 491114 0 0 0
T17 2384 19 0 0
T39 0 18 0 0
T40 0 167 0 0
T47 0 4880 0 0
T54 0 5064 0 0
T56 3953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 27033796 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 27033796 0 0
T1 962724 161 0 0
T2 284610 126656 0 0
T3 1448 145 0 0
T4 4762 1217 0 0
T5 598225 54574 0 0
T10 1108 106 0 0
T11 401283 1052 0 0
T15 4488 1091 0 0
T16 491114 161 0 0
T17 2384 187 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423516913 35408772 0 0
DepthKnown_A 423516913 422556666 0 0
RvalidKnown_A 423516913 422556666 0 0
WreadyKnown_A 423516913 422556666 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 35408772 0 0
T1 962724 161 0 0
T2 284610 120642 0 0
T3 1448 145 0 0
T4 4762 1217 0 0
T5 598225 246167 0 0
T10 1108 106 0 0
T11 401283 4734 0 0
T15 4488 1091 0 0
T16 491114 161 0 0
T17 2384 187 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423516913 422556666 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T6,T18
110Not Covered
111CoveredT2,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 420913160 3628036 0 0
DepthKnown_A 420913160 420037987 0 0
RvalidKnown_A 420913160 420037987 0 0
WreadyKnown_A 420913160 420037987 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 420913160 3628036 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 420913160 3628036 0 0
T2 284610 5124 0 0
T3 1448 2 0 0
T4 4762 21 0 0
T5 598225 4618 0 0
T6 0 1653 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 66 0 0
T16 491114 0 0 0
T17 2384 13 0 0
T18 0 90 0 0
T47 0 2288 0 0
T53 0 1 0 0
T56 3953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 420913160 420037987 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 420913160 420037987 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 420913160 420037987 0 0
T1 962724 962612 0 0
T2 284610 284548 0 0
T3 1448 1306 0 0
T4 4762 4672 0 0
T5 598225 598145 0 0
T10 1108 888 0 0
T11 401283 401272 0 0
T15 4488 4309 0 0
T16 491114 490981 0 0
T17 2384 2310 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 420913160 3628036 0 0
T2 284610 5124 0 0
T3 1448 2 0 0
T4 4762 21 0 0
T5 598225 4618 0 0
T6 0 1653 0 0
T10 1108 0 0 0
T11 401283 0 0 0
T15 4488 66 0 0
T16 491114 0 0 0
T17 2384 13 0 0
T18 0 90 0 0
T47 0 2288 0 0
T53 0 1 0 0
T56 3953 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%