Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T50,T60 |
1 | 0 | Covered | T2,T4,T15 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
6157476 |
0 |
0 |
T2 |
284610 |
41639 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
143 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
16635 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
2 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
16307 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T55 |
0 |
114 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
6157476 |
0 |
0 |
T2 |
284610 |
41639 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
143 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
16635 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
2 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
16307 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T55 |
0 |
114 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
35042000 |
0 |
0 |
T2 |
284610 |
180818 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
381 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
63401 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
8 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
62392 |
0 |
0 |
T20 |
0 |
36 |
0 |
0 |
T21 |
0 |
12 |
0 |
0 |
T37 |
0 |
116 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T55 |
0 |
170 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
35042000 |
0 |
0 |
T2 |
284610 |
180818 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
381 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
63401 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
8 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
62392 |
0 |
0 |
T20 |
0 |
36 |
0 |
0 |
T21 |
0 |
12 |
0 |
0 |
T37 |
0 |
116 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T55 |
0 |
170 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
100020927 |
0 |
0 |
T1 |
962724 |
636 |
0 |
0 |
T2 |
284610 |
96673 |
0 |
0 |
T3 |
1448 |
64 |
0 |
0 |
T4 |
4762 |
957 |
0 |
0 |
T5 |
598225 |
276914 |
0 |
0 |
T10 |
1108 |
67 |
0 |
0 |
T11 |
401283 |
796488 |
0 |
0 |
T15 |
4488 |
64 |
0 |
0 |
T16 |
491114 |
540 |
0 |
0 |
T17 |
2384 |
150 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
100020927 |
0 |
0 |
T1 |
962724 |
636 |
0 |
0 |
T2 |
284610 |
96673 |
0 |
0 |
T3 |
1448 |
64 |
0 |
0 |
T4 |
4762 |
957 |
0 |
0 |
T5 |
598225 |
276914 |
0 |
0 |
T10 |
1108 |
67 |
0 |
0 |
T11 |
401283 |
796488 |
0 |
0 |
T15 |
4488 |
64 |
0 |
0 |
T16 |
491114 |
540 |
0 |
0 |
T17 |
2384 |
150 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
98537132 |
0 |
0 |
T2 |
284610 |
76978 |
0 |
0 |
T3 |
1448 |
54 |
0 |
0 |
T4 |
4762 |
612 |
0 |
0 |
T5 |
598225 |
274091 |
0 |
0 |
T6 |
0 |
20713 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
786944 |
0 |
0 |
T15 |
4488 |
1037 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
324 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
198597 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
98537132 |
0 |
0 |
T2 |
284610 |
76978 |
0 |
0 |
T3 |
1448 |
54 |
0 |
0 |
T4 |
4762 |
612 |
0 |
0 |
T5 |
598225 |
274091 |
0 |
0 |
T6 |
0 |
20713 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
786944 |
0 |
0 |
T15 |
4488 |
1037 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
324 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
198597 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T39 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T39,T58,T61 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T39 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T58,T61 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T39 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
2715051 |
0 |
0 |
T2 |
284610 |
33489 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
122 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
12058 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
0 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
14311 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T32 |
0 |
9712 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T39 |
0 |
116 |
0 |
0 |
T41 |
0 |
13606 |
0 |
0 |
T55 |
0 |
44 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
2715051 |
0 |
0 |
T2 |
284610 |
33489 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
122 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
12058 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
0 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
14311 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T32 |
0 |
9712 |
0 |
0 |
T37 |
0 |
76 |
0 |
0 |
T39 |
0 |
116 |
0 |
0 |
T41 |
0 |
13606 |
0 |
0 |
T55 |
0 |
44 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
54036851 |
0 |
0 |
T1 |
962724 |
192 |
0 |
0 |
T2 |
284610 |
118713 |
0 |
0 |
T3 |
1448 |
256 |
0 |
0 |
T4 |
4762 |
529 |
0 |
0 |
T5 |
598225 |
997 |
0 |
0 |
T10 |
1108 |
268 |
0 |
0 |
T11 |
401283 |
530688 |
0 |
0 |
T15 |
4488 |
256 |
0 |
0 |
T16 |
491114 |
128 |
0 |
0 |
T17 |
2384 |
157 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
54036851 |
0 |
0 |
T1 |
962724 |
192 |
0 |
0 |
T2 |
284610 |
118713 |
0 |
0 |
T3 |
1448 |
256 |
0 |
0 |
T4 |
4762 |
529 |
0 |
0 |
T5 |
598225 |
997 |
0 |
0 |
T10 |
1108 |
268 |
0 |
0 |
T11 |
401283 |
530688 |
0 |
0 |
T15 |
4488 |
256 |
0 |
0 |
T16 |
491114 |
128 |
0 |
0 |
T17 |
2384 |
157 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T57 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
14278274 |
0 |
0 |
T1 |
962724 |
96 |
0 |
0 |
T2 |
284610 |
47903 |
0 |
0 |
T3 |
1448 |
128 |
0 |
0 |
T4 |
4762 |
149 |
0 |
0 |
T5 |
598225 |
370 |
0 |
0 |
T10 |
1108 |
134 |
0 |
0 |
T11 |
401283 |
265344 |
0 |
0 |
T15 |
4488 |
128 |
0 |
0 |
T16 |
491114 |
64 |
0 |
0 |
T17 |
2384 |
74 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
14278274 |
0 |
0 |
T1 |
962724 |
96 |
0 |
0 |
T2 |
284610 |
47903 |
0 |
0 |
T3 |
1448 |
128 |
0 |
0 |
T4 |
4762 |
149 |
0 |
0 |
T5 |
598225 |
370 |
0 |
0 |
T10 |
1108 |
134 |
0 |
0 |
T11 |
401283 |
265344 |
0 |
0 |
T15 |
4488 |
128 |
0 |
0 |
T16 |
491114 |
64 |
0 |
0 |
T17 |
2384 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T17 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
13445967 |
0 |
0 |
T1 |
962724 |
96 |
0 |
0 |
T2 |
284610 |
83921 |
0 |
0 |
T3 |
1448 |
128 |
0 |
0 |
T4 |
4762 |
64 |
0 |
0 |
T5 |
598225 |
64 |
0 |
0 |
T10 |
1108 |
134 |
0 |
0 |
T11 |
401283 |
265344 |
0 |
0 |
T15 |
4488 |
128 |
0 |
0 |
T16 |
491114 |
64 |
0 |
0 |
T17 |
2384 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
420037987 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420913160 |
13445967 |
0 |
0 |
T1 |
962724 |
96 |
0 |
0 |
T2 |
284610 |
83921 |
0 |
0 |
T3 |
1448 |
128 |
0 |
0 |
T4 |
4762 |
64 |
0 |
0 |
T5 |
598225 |
64 |
0 |
0 |
T10 |
1108 |
134 |
0 |
0 |
T11 |
401283 |
265344 |
0 |
0 |
T15 |
4488 |
128 |
0 |
0 |
T16 |
491114 |
64 |
0 |
0 |
T17 |
2384 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T15 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T19 |
1 | 0 | Covered | T2,T4,T15 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T15 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
3357610 |
0 |
0 |
T2 |
284610 |
40437 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
21 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
14360 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
2 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
10840 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T32 |
0 |
8734 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T55 |
0 |
70 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
T62 |
0 |
9 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
419842608 |
0 |
0 |
T1 |
962724 |
962612 |
0 |
0 |
T2 |
284610 |
284548 |
0 |
0 |
T3 |
1448 |
1306 |
0 |
0 |
T4 |
4762 |
4672 |
0 |
0 |
T5 |
598225 |
598145 |
0 |
0 |
T10 |
1108 |
888 |
0 |
0 |
T11 |
401283 |
401272 |
0 |
0 |
T15 |
4488 |
4309 |
0 |
0 |
T16 |
491114 |
490981 |
0 |
0 |
T17 |
2384 |
2310 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420717781 |
3357610 |
0 |
0 |
T2 |
284610 |
40437 |
0 |
0 |
T3 |
1448 |
0 |
0 |
0 |
T4 |
4762 |
21 |
0 |
0 |
T5 |
598225 |
0 |
0 |
0 |
T6 |
0 |
14360 |
0 |
0 |
T10 |
1108 |
0 |
0 |
0 |
T11 |
401283 |
0 |
0 |
0 |
T15 |
4488 |
2 |
0 |
0 |
T16 |
491114 |
0 |
0 |
0 |
T17 |
2384 |
0 |
0 |
0 |
T19 |
0 |
10840 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T32 |
0 |
8734 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
T55 |
0 |
70 |
0 |
0 |
T56 |
3953 |
0 |
0 |
0 |
T62 |
0 |
9 |
0 |
0 |