Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T31,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
51213157 |
0 |
0 |
T1 |
36336 |
1371 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
652526 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
241 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
28783 |
0 |
0 |
T23 |
0 |
194 |
0 |
0 |
T24 |
0 |
139 |
0 |
0 |
T31 |
0 |
37849 |
0 |
0 |
T39 |
0 |
706 |
0 |
0 |
T40 |
0 |
21081 |
0 |
0 |
T41 |
0 |
107283 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
51213157 |
0 |
0 |
T1 |
36336 |
1371 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
652526 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
241 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
28783 |
0 |
0 |
T23 |
0 |
194 |
0 |
0 |
T24 |
0 |
139 |
0 |
0 |
T31 |
0 |
37849 |
0 |
0 |
T39 |
0 |
706 |
0 |
0 |
T40 |
0 |
21081 |
0 |
0 |
T41 |
0 |
107283 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T23,T24 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
13101648 |
0 |
0 |
T1 |
36336 |
556 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
12726 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
29 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
17902 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
57 |
0 |
0 |
T31 |
0 |
19270 |
0 |
0 |
T39 |
0 |
247 |
0 |
0 |
T40 |
0 |
9941 |
0 |
0 |
T41 |
0 |
53641 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
434562261 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435432772 |
13101648 |
0 |
0 |
T1 |
36336 |
556 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
12726 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
29 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
17902 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
57 |
0 |
0 |
T31 |
0 |
19270 |
0 |
0 |
T39 |
0 |
247 |
0 |
0 |
T40 |
0 |
9941 |
0 |
0 |
T41 |
0 |
53641 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T23,T24 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T23,T24 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T24 |
1 | 0 | 1 | Covered | T1,T23,T24 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T23,T24 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T23,T24 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T23,T24 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T23,T24 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435599635 |
11323524 |
0 |
0 |
T1 |
36336 |
548 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
0 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
0 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
16694 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
26 |
0 |
0 |
T31 |
0 |
12084 |
0 |
0 |
T34 |
0 |
50 |
0 |
0 |
T41 |
0 |
53641 |
0 |
0 |
T43 |
0 |
104 |
0 |
0 |
T51 |
0 |
202 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435599635 |
434729124 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435599635 |
434729124 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435599635 |
434729124 |
0 |
0 |
T1 |
36336 |
36257 |
0 |
0 |
T2 |
1494 |
1431 |
0 |
0 |
T3 |
834762 |
834589 |
0 |
0 |
T4 |
107254 |
107204 |
0 |
0 |
T5 |
4570 |
4511 |
0 |
0 |
T15 |
4780 |
4639 |
0 |
0 |
T16 |
159044 |
149474 |
0 |
0 |
T17 |
3239 |
3166 |
0 |
0 |
T18 |
1898 |
1760 |
0 |
0 |
T19 |
496992 |
496983 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435599635 |
11323524 |
0 |
0 |
T1 |
36336 |
548 |
0 |
0 |
T2 |
1494 |
0 |
0 |
0 |
T3 |
834762 |
0 |
0 |
0 |
T4 |
107254 |
0 |
0 |
0 |
T5 |
4570 |
0 |
0 |
0 |
T15 |
4780 |
0 |
0 |
0 |
T16 |
159044 |
0 |
0 |
0 |
T17 |
3239 |
0 |
0 |
0 |
T18 |
1898 |
0 |
0 |
0 |
T19 |
496992 |
0 |
0 |
0 |
T21 |
0 |
16694 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
26 |
0 |
0 |
T31 |
0 |
12084 |
0 |
0 |
T34 |
0 |
50 |
0 |
0 |
T41 |
0 |
53641 |
0 |
0 |
T43 |
0 |
104 |
0 |
0 |
T51 |
0 |
202 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |