Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prog_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T9,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prog_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
195167786 |
0 |
0 |
T3 |
498265 |
495922 |
0 |
0 |
T4 |
69976 |
1233 |
0 |
0 |
T5 |
41411 |
29613 |
0 |
0 |
T6 |
90346 |
18907 |
0 |
0 |
T8 |
109662 |
0 |
0 |
0 |
T9 |
69747 |
1449 |
0 |
0 |
T16 |
515431 |
14793 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T18 |
0 |
65 |
0 |
0 |
T23 |
4167 |
262 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T54 |
0 |
902 |
0 |
0 |
T60 |
0 |
217536 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
195167786 |
0 |
0 |
T3 |
498265 |
495922 |
0 |
0 |
T4 |
69976 |
1233 |
0 |
0 |
T5 |
41411 |
29613 |
0 |
0 |
T6 |
90346 |
18907 |
0 |
0 |
T8 |
109662 |
0 |
0 |
0 |
T9 |
69747 |
1449 |
0 |
0 |
T16 |
515431 |
14793 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T18 |
0 |
65 |
0 |
0 |
T23 |
4167 |
262 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T54 |
0 |
902 |
0 |
0 |
T60 |
0 |
217536 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T33,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
4611568 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
4611568 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
3295454 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
3295454 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T30,T42 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T15,T37,T56 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T33,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T37,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T30,T42 |
1 | 0 | Covered | T4,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
4602647 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
4620842 |
0 |
0 |
T4 |
69976 |
54 |
0 |
0 |
T5 |
41411 |
952 |
0 |
0 |
T6 |
90346 |
2048 |
0 |
0 |
T8 |
109662 |
16480 |
0 |
0 |
T9 |
69747 |
10 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
1292 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
292 |
0 |
0 |
T24 |
0 |
15712 |
0 |
0 |
T33 |
2324 |
146 |
0 |
0 |
T54 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T24,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Covered | T4,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
48585891 |
0 |
0 |
T4 |
69976 |
111 |
0 |
0 |
T5 |
41411 |
4061 |
0 |
0 |
T6 |
90346 |
28683 |
0 |
0 |
T8 |
109662 |
96147 |
0 |
0 |
T9 |
69747 |
20 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
18274 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
1246 |
0 |
0 |
T24 |
0 |
100284 |
0 |
0 |
T33 |
2324 |
614 |
0 |
0 |
T54 |
0 |
63 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
48585891 |
0 |
0 |
T4 |
69976 |
111 |
0 |
0 |
T5 |
41411 |
4061 |
0 |
0 |
T6 |
90346 |
28683 |
0 |
0 |
T8 |
109662 |
96147 |
0 |
0 |
T9 |
69747 |
20 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
18274 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
1246 |
0 |
0 |
T24 |
0 |
100284 |
0 |
0 |
T33 |
2324 |
614 |
0 |
0 |
T54 |
0 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35676434 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35676434 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35001215 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35001215 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |