Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T63,T64,T65 |
1 | 0 | Covered | T4,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
5255862 |
0 |
0 |
T4 |
69976 |
139 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
15730 |
0 |
0 |
T8 |
109662 |
16407 |
0 |
0 |
T9 |
69747 |
99 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
16332 |
0 |
0 |
T23 |
4167 |
4 |
0 |
0 |
T24 |
0 |
16682 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
16183 |
0 |
0 |
T54 |
0 |
164 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
5255862 |
0 |
0 |
T4 |
69976 |
139 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
15730 |
0 |
0 |
T8 |
109662 |
16407 |
0 |
0 |
T9 |
69747 |
99 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
16332 |
0 |
0 |
T23 |
4167 |
4 |
0 |
0 |
T24 |
0 |
16682 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
16183 |
0 |
0 |
T54 |
0 |
164 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35001215 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
35001215 |
0 |
0 |
T4 |
69976 |
528 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
558515 |
0 |
0 |
T8 |
109662 |
46729 |
0 |
0 |
T9 |
69747 |
296 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
591629 |
0 |
0 |
T23 |
4167 |
10 |
0 |
0 |
T24 |
0 |
29500 |
0 |
0 |
T25 |
0 |
32 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T38 |
0 |
27762 |
0 |
0 |
T54 |
0 |
250 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
110592092 |
0 |
0 |
T1 |
3859 |
136 |
0 |
0 |
T2 |
1189 |
67 |
0 |
0 |
T3 |
498265 |
257480 |
0 |
0 |
T4 |
69976 |
678 |
0 |
0 |
T5 |
41411 |
11584 |
0 |
0 |
T6 |
90346 |
14114 |
0 |
0 |
T8 |
109662 |
14966 |
0 |
0 |
T9 |
69747 |
66306 |
0 |
0 |
T16 |
515431 |
144151 |
0 |
0 |
T17 |
2237 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
110592092 |
0 |
0 |
T1 |
3859 |
136 |
0 |
0 |
T2 |
1189 |
67 |
0 |
0 |
T3 |
498265 |
257480 |
0 |
0 |
T4 |
69976 |
678 |
0 |
0 |
T5 |
41411 |
11584 |
0 |
0 |
T6 |
90346 |
14114 |
0 |
0 |
T8 |
109662 |
14966 |
0 |
0 |
T9 |
69747 |
66306 |
0 |
0 |
T16 |
515431 |
144151 |
0 |
0 |
T17 |
2237 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
89712632 |
0 |
0 |
T3 |
498265 |
237568 |
0 |
0 |
T4 |
69976 |
66648 |
0 |
0 |
T5 |
41411 |
16076 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
10380 |
0 |
0 |
T8 |
109662 |
10353 |
0 |
0 |
T9 |
69747 |
985 |
0 |
0 |
T16 |
515431 |
338315 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
0 |
0 |
0 |
T24 |
0 |
11669 |
0 |
0 |
T33 |
2324 |
73 |
0 |
0 |
T54 |
0 |
70 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
89712632 |
0 |
0 |
T3 |
498265 |
237568 |
0 |
0 |
T4 |
69976 |
66648 |
0 |
0 |
T5 |
41411 |
16076 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
10380 |
0 |
0 |
T8 |
109662 |
10353 |
0 |
0 |
T9 |
69747 |
985 |
0 |
0 |
T16 |
515431 |
338315 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T23 |
4167 |
0 |
0 |
0 |
T24 |
0 |
11669 |
0 |
0 |
T33 |
2324 |
73 |
0 |
0 |
T54 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T57,T50 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T58,T59,T66 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T34,T57,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T58,T59,T66 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T57,T50 |
1 | 0 | Covered | T4,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
3071350 |
0 |
0 |
T4 |
69976 |
96 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
8384 |
0 |
0 |
T8 |
109662 |
8348 |
0 |
0 |
T9 |
69747 |
64 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
8018 |
0 |
0 |
T23 |
4167 |
4 |
0 |
0 |
T24 |
0 |
8600 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T34 |
0 |
8457 |
0 |
0 |
T38 |
0 |
8123 |
0 |
0 |
T54 |
0 |
90 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
3071350 |
0 |
0 |
T4 |
69976 |
96 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
8384 |
0 |
0 |
T8 |
109662 |
8348 |
0 |
0 |
T9 |
69747 |
64 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
8018 |
0 |
0 |
T23 |
4167 |
4 |
0 |
0 |
T24 |
0 |
8600 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T34 |
0 |
8457 |
0 |
0 |
T38 |
0 |
8123 |
0 |
0 |
T54 |
0 |
90 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
54259263 |
0 |
0 |
T1 |
3859 |
464 |
0 |
0 |
T2 |
1189 |
268 |
0 |
0 |
T3 |
498265 |
1696 |
0 |
0 |
T4 |
69976 |
468 |
0 |
0 |
T5 |
41411 |
908 |
0 |
0 |
T6 |
90346 |
128 |
0 |
0 |
T8 |
109662 |
60327 |
0 |
0 |
T9 |
69747 |
370 |
0 |
0 |
T16 |
515431 |
1030 |
0 |
0 |
T17 |
2237 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
54259263 |
0 |
0 |
T1 |
3859 |
464 |
0 |
0 |
T2 |
1189 |
268 |
0 |
0 |
T3 |
498265 |
1696 |
0 |
0 |
T4 |
69976 |
468 |
0 |
0 |
T5 |
41411 |
908 |
0 |
0 |
T6 |
90346 |
128 |
0 |
0 |
T8 |
109662 |
60327 |
0 |
0 |
T9 |
69747 |
370 |
0 |
0 |
T16 |
515431 |
1030 |
0 |
0 |
T17 |
2237 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T37,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
14374595 |
0 |
0 |
T1 |
3859 |
232 |
0 |
0 |
T2 |
1189 |
134 |
0 |
0 |
T3 |
498265 |
64 |
0 |
0 |
T4 |
69976 |
128 |
0 |
0 |
T5 |
41411 |
380 |
0 |
0 |
T6 |
90346 |
64 |
0 |
0 |
T8 |
109662 |
30828 |
0 |
0 |
T9 |
69747 |
98 |
0 |
0 |
T16 |
515431 |
381 |
0 |
0 |
T17 |
2237 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
14374595 |
0 |
0 |
T1 |
3859 |
232 |
0 |
0 |
T2 |
1189 |
134 |
0 |
0 |
T3 |
498265 |
64 |
0 |
0 |
T4 |
69976 |
128 |
0 |
0 |
T5 |
41411 |
380 |
0 |
0 |
T6 |
90346 |
64 |
0 |
0 |
T8 |
109662 |
30828 |
0 |
0 |
T9 |
69747 |
98 |
0 |
0 |
T16 |
515431 |
381 |
0 |
0 |
T17 |
2237 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T16,T9 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
13116471 |
0 |
0 |
T1 |
3859 |
232 |
0 |
0 |
T2 |
1189 |
134 |
0 |
0 |
T3 |
498265 |
1632 |
0 |
0 |
T4 |
69976 |
64 |
0 |
0 |
T5 |
41411 |
380 |
0 |
0 |
T6 |
90346 |
64 |
0 |
0 |
T8 |
109662 |
29931 |
0 |
0 |
T9 |
69747 |
64 |
0 |
0 |
T16 |
515431 |
64 |
0 |
0 |
T17 |
2237 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
412162265 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412959766 |
13116471 |
0 |
0 |
T1 |
3859 |
232 |
0 |
0 |
T2 |
1189 |
134 |
0 |
0 |
T3 |
498265 |
1632 |
0 |
0 |
T4 |
69976 |
64 |
0 |
0 |
T5 |
41411 |
380 |
0 |
0 |
T6 |
90346 |
64 |
0 |
0 |
T8 |
109662 |
29931 |
0 |
0 |
T9 |
69747 |
64 |
0 |
0 |
T16 |
515431 |
64 |
0 |
0 |
T17 |
2237 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T24,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T54,T24,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T24,T7 |
1 | 0 | Covered | T4,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
3052267 |
0 |
0 |
T4 |
69976 |
43 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
7819 |
0 |
0 |
T8 |
109662 |
8059 |
0 |
0 |
T9 |
69747 |
35 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
8314 |
0 |
0 |
T23 |
4167 |
0 |
0 |
0 |
T24 |
0 |
8539 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T34 |
0 |
10611 |
0 |
0 |
T38 |
0 |
8060 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
411928473 |
0 |
0 |
T1 |
3859 |
3251 |
0 |
0 |
T2 |
1189 |
922 |
0 |
0 |
T3 |
498265 |
498256 |
0 |
0 |
T4 |
69976 |
69876 |
0 |
0 |
T5 |
41411 |
41348 |
0 |
0 |
T6 |
90346 |
90263 |
0 |
0 |
T8 |
109662 |
109481 |
0 |
0 |
T9 |
69747 |
69676 |
0 |
0 |
T16 |
515431 |
515334 |
0 |
0 |
T17 |
2237 |
2141 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412725974 |
3052267 |
0 |
0 |
T4 |
69976 |
43 |
0 |
0 |
T5 |
41411 |
0 |
0 |
0 |
T6 |
90346 |
0 |
0 |
0 |
T7 |
0 |
7819 |
0 |
0 |
T8 |
109662 |
8059 |
0 |
0 |
T9 |
69747 |
35 |
0 |
0 |
T13 |
1157 |
0 |
0 |
0 |
T16 |
515431 |
0 |
0 |
0 |
T17 |
2237 |
0 |
0 |
0 |
T21 |
0 |
8314 |
0 |
0 |
T23 |
4167 |
0 |
0 |
0 |
T24 |
0 |
8539 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T33 |
2324 |
0 |
0 |
0 |
T34 |
0 |
10611 |
0 |
0 |
T38 |
0 |
8060 |
0 |
0 |
T54 |
0 |
80 |
0 |
0 |