Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prog_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T42 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T40,T41,T34 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_prog_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prog_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
197079406 |
0 |
0 |
T4 |
141440 |
81239 |
0 |
0 |
T5 |
241161 |
28399 |
0 |
0 |
T6 |
2308 |
250 |
0 |
0 |
T7 |
48074 |
0 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
843 |
0 |
0 |
0 |
T16 |
3600 |
0 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
796 |
0 |
0 |
T27 |
0 |
501262 |
0 |
0 |
T33 |
0 |
105725 |
0 |
0 |
T34 |
0 |
32494 |
0 |
0 |
T40 |
0 |
1399 |
0 |
0 |
T41 |
0 |
791842 |
0 |
0 |
T42 |
0 |
271696 |
0 |
0 |
T56 |
983 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
197079406 |
0 |
0 |
T4 |
141440 |
81239 |
0 |
0 |
T5 |
241161 |
28399 |
0 |
0 |
T6 |
2308 |
250 |
0 |
0 |
T7 |
48074 |
0 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
843 |
0 |
0 |
0 |
T16 |
3600 |
0 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
796 |
0 |
0 |
T27 |
0 |
501262 |
0 |
0 |
T33 |
0 |
105725 |
0 |
0 |
T34 |
0 |
32494 |
0 |
0 |
T40 |
0 |
1399 |
0 |
0 |
T41 |
0 |
791842 |
0 |
0 |
T42 |
0 |
271696 |
0 |
0 |
T56 |
983 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
4887982 |
0 |
0 |
T1 |
33118 |
1591 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
28647 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
97 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
4887982 |
0 |
0 |
T1 |
33118 |
1591 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
28647 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
97 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
3254185 |
0 |
0 |
T1 |
33118 |
499 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
9074 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
20 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
3254185 |
0 |
0 |
T1 |
33118 |
499 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
9074 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
20 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T17,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T17,T18,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
4883404 |
0 |
0 |
T1 |
33118 |
1591 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
28647 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
97 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
4899860 |
0 |
0 |
T1 |
33118 |
1591 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
28647 |
0 |
0 |
T5 |
241161 |
972 |
0 |
0 |
T6 |
2308 |
97 |
0 |
0 |
T7 |
48074 |
5894 |
0 |
0 |
T8 |
0 |
10528 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
146 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
14800 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T42 |
0 |
5043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T33,T34 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
48766991 |
0 |
0 |
T1 |
33118 |
8998 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
165239 |
0 |
0 |
T5 |
241161 |
4033 |
0 |
0 |
T6 |
2308 |
213 |
0 |
0 |
T7 |
48074 |
24271 |
0 |
0 |
T8 |
0 |
679511 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
614 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
84818 |
0 |
0 |
T40 |
0 |
90 |
0 |
0 |
T42 |
0 |
18677 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
48766991 |
0 |
0 |
T1 |
33118 |
8998 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
165239 |
0 |
0 |
T5 |
241161 |
4033 |
0 |
0 |
T6 |
2308 |
213 |
0 |
0 |
T7 |
48074 |
24271 |
0 |
0 |
T8 |
0 |
679511 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T20 |
2338 |
614 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T28 |
0 |
84818 |
0 |
0 |
T40 |
0 |
90 |
0 |
0 |
T42 |
0 |
18677 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T7,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T7,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T7,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T7,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T7,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
35468116 |
0 |
0 |
T1 |
33118 |
2661 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
0 |
0 |
0 |
T5 |
241161 |
0 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
32086 |
0 |
0 |
T8 |
0 |
615883 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
882 |
0 |
0 |
T24 |
0 |
33262 |
0 |
0 |
T28 |
0 |
43400 |
0 |
0 |
T40 |
0 |
479 |
0 |
0 |
T42 |
0 |
149062 |
0 |
0 |
T53 |
0 |
17 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
35468116 |
0 |
0 |
T1 |
33118 |
2661 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
0 |
0 |
0 |
T5 |
241161 |
0 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
32086 |
0 |
0 |
T8 |
0 |
615883 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
882 |
0 |
0 |
T24 |
0 |
33262 |
0 |
0 |
T28 |
0 |
43400 |
0 |
0 |
T40 |
0 |
479 |
0 |
0 |
T42 |
0 |
149062 |
0 |
0 |
T53 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T7,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T7,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T7,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T7,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T7,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
34834415 |
0 |
0 |
T1 |
33118 |
337 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
0 |
0 |
0 |
T5 |
241161 |
0 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
32086 |
0 |
0 |
T8 |
0 |
615883 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
882 |
0 |
0 |
T24 |
0 |
33262 |
0 |
0 |
T28 |
0 |
43400 |
0 |
0 |
T40 |
0 |
479 |
0 |
0 |
T42 |
0 |
149062 |
0 |
0 |
T53 |
0 |
17 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
34834415 |
0 |
0 |
T1 |
33118 |
337 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
0 |
0 |
0 |
T5 |
241161 |
0 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
32086 |
0 |
0 |
T8 |
0 |
615883 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
882 |
0 |
0 |
T24 |
0 |
33262 |
0 |
0 |
T28 |
0 |
43400 |
0 |
0 |
T40 |
0 |
479 |
0 |
0 |
T42 |
0 |
149062 |
0 |
0 |
T53 |
0 |
17 |
0 |
0 |