dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
67.47 85.71 38.46 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
72.63 94.44 54.84 81.25 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.67 100.00 64.35 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.48 100.00 66.67 77.78


Module Instance : tb.dut.u_to_prog_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
71.27 92.31 47.06 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
69.33 91.43 57.14 68.75 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.67 100.00 64.35 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_prog_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.34 97.12 92.80 98.44 100.00 98.33 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_to_rd_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.37 95.65 75.63 86.21 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.37 95.65 75.63 86.21 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.30 100.00 91.49 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.37 95.65 75.63 86.21 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_sw_rd_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.67 95.12 88.64 90.91 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.34 97.12 92.80 98.44 100.00 98.33 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 92.40 92.59 100.00 84.62


Module Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.18 100.00 84.17 96.55 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.18 100.00 84.17 96.55 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_to_prog_fifo.u_sramreqfifo
tb.dut.u_to_prog_fifo.u_rspfifo
tb.dut.u_prog_fifo
tb.dut.u_to_rd_fifo.u_reqfifo
tb.dut.u_to_rd_fifo.u_sramreqfifo
tb.dut.u_to_rd_fifo.u_rspfifo
tb.dut.u_sw_rd_fifo
tb.dut.u_tl_adapter_eflash.u_reqfifo
tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10100
CONT_ASSIGN108100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 unreachable
108 0 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions13538.46
Logical13538.46
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Unreachable
101Not Covered
110Unreachable
111Unreachable

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 0 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 0 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL131292.31
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10000
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 unreachable
101 1 1
108 0 1
111 1 1
112 unreachable
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalCoveredPercent
Conditions17847.06
Logical17847.06
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Unreachable
110Unreachable
111Unreachable

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Unreachable

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11Unreachable

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Unreachable
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 130 1 1 100.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 0 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 0 0 0

Line Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_prog_fifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T42
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT40,T41,T34
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT4,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_prog_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 197079406 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 197079406 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 197079406 0 0
T4 141440 81239 0 0
T5 241161 28399 0 0
T6 2308 250 0 0
T7 48074 0 0 0
T12 3534 0 0 0
T13 843 0 0 0
T16 3600 0 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 796 0 0
T27 0 501262 0 0
T33 0 105725 0 0
T34 0 32494 0 0
T40 0 1399 0 0
T41 0 791842 0 0
T42 0 271696 0 0
T56 983 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 197079406 0 0
T4 141440 81239 0 0
T5 241161 28399 0 0
T6 2308 250 0 0
T7 48074 0 0 0
T12 3534 0 0 0
T13 843 0 0 0
T16 3600 0 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 796 0 0
T27 0 501262 0 0
T33 0 105725 0 0
T34 0 32494 0 0
T40 0 1399 0 0
T41 0 791842 0 0
T42 0 271696 0 0
T56 983 0 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T6
110Not Covered
111CoveredT1,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 4887982 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 4887982 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 4887982 0 0
T1 33118 1591 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 28647 0 0
T5 241161 972 0 0
T6 2308 97 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 4887982 0 0
T1 33118 1591 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 28647 0 0
T5 241161 972 0 0
T6 2308 97 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 3254185 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 3254185 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 3254185 0 0
T1 33118 499 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 9074 0 0
T5 241161 972 0 0
T6 2308 20 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 3254185 0 0
T1 33118 499 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 9074 0 0
T5 241161 972 0 0
T6 2308 20 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT17,T18
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T6
110Not Covered
111CoveredT1,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT17,T18,T54
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T4,T6
10CoveredT1,T4,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414404948 4883404 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 4899860 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414404948 4883404 0 0
T1 33118 1591 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 28647 0 0
T5 241161 972 0 0
T6 2308 97 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 4899860 0 0
T1 33118 1591 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 28647 0 0
T5 241161 972 0 0
T6 2308 97 0 0
T7 48074 5894 0 0
T8 0 10528 0 0
T12 3534 0 0 0
T20 2338 146 0 0
T21 1341 0 0 0
T28 0 14800 0 0
T40 0 42 0 0
T42 0 5043 0 0

Line Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T33,T34
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T5
110Not Covered
111CoveredT1,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 48766991 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 48766991 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 48766991 0 0
T1 33118 8998 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 165239 0 0
T5 241161 4033 0 0
T6 2308 213 0 0
T7 48074 24271 0 0
T8 0 679511 0 0
T12 3534 0 0 0
T20 2338 614 0 0
T21 1341 0 0 0
T28 0 84818 0 0
T40 0 90 0 0
T42 0 18677 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 48766991 0 0
T1 33118 8998 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 165239 0 0
T5 241161 4033 0 0
T6 2308 213 0 0
T7 48074 24271 0 0
T8 0 679511 0 0
T12 3534 0 0 0
T20 2338 614 0 0
T21 1341 0 0 0
T28 0 84818 0 0
T40 0 90 0 0
T42 0 18677 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T7,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T7,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T7,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T7,T13
110Not Covered
111CoveredT1,T7,T13

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T7,T13
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T7,T13


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T7,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 35468116 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 35468116 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 35468116 0 0
T1 33118 2661 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 0 0 0
T5 241161 0 0 0
T6 2308 0 0 0
T7 48074 32086 0 0
T8 0 615883 0 0
T12 3534 0 0 0
T13 0 34 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 882 0 0
T24 0 33262 0 0
T28 0 43400 0 0
T40 0 479 0 0
T42 0 149062 0 0
T53 0 17 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 35468116 0 0
T1 33118 2661 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 0 0 0
T5 241161 0 0 0
T6 2308 0 0 0
T7 48074 32086 0 0
T8 0 615883 0 0
T12 3534 0 0 0
T13 0 34 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 882 0 0
T24 0 33262 0 0
T28 0 43400 0 0
T40 0 479 0 0
T42 0 149062 0 0
T53 0 17 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T7,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T7,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T7,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T7,T13
110Not Covered
111CoveredT1,T7,T13

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T7,T13
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T7,T13


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T7,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 414715506 34834415 0 0
DepthKnown_A 414715506 413874116 0 0
RvalidKnown_A 414715506 413874116 0 0
WreadyKnown_A 414715506 413874116 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 414715506 34834415 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 34834415 0 0
T1 33118 337 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 0 0 0
T5 241161 0 0 0
T6 2308 0 0 0
T7 48074 32086 0 0
T8 0 615883 0 0
T12 3534 0 0 0
T13 0 34 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 882 0 0
T24 0 33262 0 0
T28 0 43400 0 0
T40 0 479 0 0
T42 0 149062 0 0
T53 0 17 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 413874116 0 0
T1 33118 33030 0 0
T2 3589 2943 0 0
T3 1199 1120 0 0
T4 141440 141433 0 0
T5 241161 241100 0 0
T6 2308 2238 0 0
T7 48074 47983 0 0
T12 3534 2831 0 0
T20 2338 2254 0 0
T21 1341 1252 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 414715506 34834415 0 0
T1 33118 337 0 0
T2 3589 0 0 0
T3 1199 0 0 0
T4 141440 0 0 0
T5 241161 0 0 0
T6 2308 0 0 0
T7 48074 32086 0 0
T8 0 615883 0 0
T12 3534 0 0 0
T13 0 34 0 0
T20 2338 0 0 0
T21 1341 0 0 0
T22 0 882 0 0
T24 0 33262 0 0
T28 0 43400 0 0
T40 0 479 0 0
T42 0 149062 0 0
T53 0 17 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%