Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T28,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
49850611 |
0 |
0 |
T1 |
33118 |
554 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
5589 |
0 |
0 |
T5 |
241161 |
706 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
18877 |
0 |
0 |
T8 |
0 |
627977 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
644 |
0 |
0 |
T28 |
0 |
40391 |
0 |
0 |
T40 |
0 |
254 |
0 |
0 |
T42 |
0 |
90043 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
49850611 |
0 |
0 |
T1 |
33118 |
554 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
5589 |
0 |
0 |
T5 |
241161 |
706 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
18877 |
0 |
0 |
T8 |
0 |
627977 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
34 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
644 |
0 |
0 |
T28 |
0 |
40391 |
0 |
0 |
T40 |
0 |
254 |
0 |
0 |
T42 |
0 |
90043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T17,T18,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T13,T28,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
12740984 |
0 |
0 |
T1 |
33118 |
195 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
1867 |
0 |
0 |
T5 |
241161 |
247 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
9076 |
0 |
0 |
T8 |
0 |
12266 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
14 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
220 |
0 |
0 |
T28 |
0 |
23761 |
0 |
0 |
T40 |
0 |
53 |
0 |
0 |
T42 |
0 |
21739 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
413563558 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414404948 |
12740984 |
0 |
0 |
T1 |
33118 |
195 |
0 |
0 |
T2 |
3589 |
0 |
0 |
0 |
T3 |
1199 |
0 |
0 |
0 |
T4 |
141440 |
1867 |
0 |
0 |
T5 |
241161 |
247 |
0 |
0 |
T6 |
2308 |
0 |
0 |
0 |
T7 |
48074 |
9076 |
0 |
0 |
T8 |
0 |
12266 |
0 |
0 |
T12 |
3534 |
0 |
0 |
0 |
T13 |
0 |
14 |
0 |
0 |
T20 |
2338 |
0 |
0 |
0 |
T21 |
1341 |
0 |
0 |
0 |
T22 |
0 |
220 |
0 |
0 |
T28 |
0 |
23761 |
0 |
0 |
T40 |
0 |
53 |
0 |
0 |
T42 |
0 |
21739 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T28,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T28,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Covered | T13,T28,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T28,T22 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T28,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T28,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T28,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
11354639 |
0 |
0 |
T8 |
775468 |
0 |
0 |
0 |
T13 |
843 |
14 |
0 |
0 |
T16 |
3600 |
0 |
0 |
0 |
T22 |
0 |
166 |
0 |
0 |
T24 |
0 |
2938 |
0 |
0 |
T25 |
0 |
42 |
0 |
0 |
T27 |
527662 |
0 |
0 |
0 |
T28 |
100582 |
20724 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T40 |
70291 |
0 |
0 |
0 |
T41 |
0 |
262144 |
0 |
0 |
T42 |
334225 |
0 |
0 |
0 |
T47 |
0 |
13996 |
0 |
0 |
T51 |
0 |
59301 |
0 |
0 |
T56 |
983 |
0 |
0 |
0 |
T57 |
3548 |
0 |
0 |
0 |
T58 |
1253 |
0 |
0 |
0 |
T62 |
0 |
262144 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
413874116 |
0 |
0 |
T1 |
33118 |
33030 |
0 |
0 |
T2 |
3589 |
2943 |
0 |
0 |
T3 |
1199 |
1120 |
0 |
0 |
T4 |
141440 |
141433 |
0 |
0 |
T5 |
241161 |
241100 |
0 |
0 |
T6 |
2308 |
2238 |
0 |
0 |
T7 |
48074 |
47983 |
0 |
0 |
T12 |
3534 |
2831 |
0 |
0 |
T20 |
2338 |
2254 |
0 |
0 |
T21 |
1341 |
1252 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414715506 |
11354639 |
0 |
0 |
T8 |
775468 |
0 |
0 |
0 |
T13 |
843 |
14 |
0 |
0 |
T16 |
3600 |
0 |
0 |
0 |
T22 |
0 |
166 |
0 |
0 |
T24 |
0 |
2938 |
0 |
0 |
T25 |
0 |
42 |
0 |
0 |
T27 |
527662 |
0 |
0 |
0 |
T28 |
100582 |
20724 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T40 |
70291 |
0 |
0 |
0 |
T41 |
0 |
262144 |
0 |
0 |
T42 |
334225 |
0 |
0 |
0 |
T47 |
0 |
13996 |
0 |
0 |
T51 |
0 |
59301 |
0 |
0 |
T56 |
983 |
0 |
0 |
0 |
T57 |
3548 |
0 |
0 |
0 |
T58 |
1253 |
0 |
0 |
0 |
T62 |
0 |
262144 |
0 |
0 |