Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T33,T52,T45 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T33,T52,T45 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4566326 |
0 |
0 |
T2 |
772816 |
163 |
0 |
0 |
T3 |
3148512 |
46347 |
0 |
0 |
T4 |
670224 |
776 |
0 |
0 |
T5 |
3488768 |
481 |
0 |
0 |
T9 |
3209640 |
0 |
0 |
0 |
T10 |
424584 |
0 |
0 |
0 |
T15 |
0 |
45697 |
0 |
0 |
T16 |
0 |
481 |
0 |
0 |
T22 |
282960 |
256 |
0 |
0 |
T23 |
10296 |
5 |
0 |
0 |
T24 |
9008 |
0 |
0 |
0 |
T25 |
11480 |
0 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T36 |
0 |
96 |
0 |
0 |
T42 |
0 |
11371 |
0 |
0 |
T50 |
0 |
207 |
0 |
0 |
T61 |
0 |
110 |
0 |
0 |
T77 |
0 |
128 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4566319 |
0 |
0 |
T2 |
772816 |
163 |
0 |
0 |
T3 |
3148512 |
46347 |
0 |
0 |
T4 |
670224 |
776 |
0 |
0 |
T5 |
3488768 |
481 |
0 |
0 |
T9 |
3209640 |
0 |
0 |
0 |
T10 |
424584 |
0 |
0 |
0 |
T15 |
0 |
45697 |
0 |
0 |
T16 |
0 |
481 |
0 |
0 |
T22 |
282960 |
256 |
0 |
0 |
T23 |
10296 |
5 |
0 |
0 |
T24 |
9008 |
0 |
0 |
0 |
T25 |
11480 |
0 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T36 |
0 |
96 |
0 |
0 |
T42 |
0 |
11371 |
0 |
0 |
T50 |
0 |
207 |
0 |
0 |
T61 |
0 |
110 |
0 |
0 |
T77 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T33,T52,T65 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T33,T52,T17 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579255 |
0 |
0 |
T2 |
96602 |
30 |
0 |
0 |
T3 |
393564 |
5746 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5647 |
0 |
0 |
T16 |
0 |
64 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
2 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579254 |
0 |
0 |
T2 |
96602 |
30 |
0 |
0 |
T3 |
393564 |
5746 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5647 |
0 |
0 |
T16 |
0 |
64 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
2 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
T77 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T33,T65,T110 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T33,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579248 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5743 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5653 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
T77 |
0 |
13 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579246 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5743 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5653 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
T77 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T33,T65,T110 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T33,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579100 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5746 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5667 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
25 |
0 |
0 |
T77 |
0 |
12 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
579100 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5746 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
65 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5667 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
25 |
0 |
0 |
T77 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T65,T110,T112 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T17,T65,T110 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
578780 |
0 |
0 |
T2 |
96602 |
17 |
0 |
0 |
T3 |
393564 |
5745 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
63 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5663 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
23 |
0 |
0 |
T77 |
0 |
12 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
578780 |
0 |
0 |
T2 |
96602 |
17 |
0 |
0 |
T3 |
393564 |
5745 |
0 |
0 |
T4 |
83778 |
194 |
0 |
0 |
T5 |
436096 |
63 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5663 |
0 |
0 |
T16 |
0 |
63 |
0 |
0 |
T22 |
35370 |
64 |
0 |
0 |
T23 |
1287 |
1 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
23 |
0 |
0 |
T77 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T45,T65,T46 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T36,T128 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T45,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T36,T128 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562812 |
0 |
0 |
T2 |
96602 |
22 |
0 |
0 |
T3 |
393564 |
5842 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5763 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T42 |
0 |
2839 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
26 |
0 |
0 |
T77 |
0 |
21 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562812 |
0 |
0 |
T2 |
96602 |
22 |
0 |
0 |
T3 |
393564 |
5842 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5763 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T42 |
0 |
2839 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
26 |
0 |
0 |
T77 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T45,T65,T46 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T36,T128 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T45,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T36,T128 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562557 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5845 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5772 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T42 |
0 |
2845 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
29 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562556 |
0 |
0 |
T2 |
96602 |
20 |
0 |
0 |
T3 |
393564 |
5845 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5772 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T42 |
0 |
2845 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
29 |
0 |
0 |
T77 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T45,T65,T46 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T36,T128 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T45,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T36,T128 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562493 |
0 |
0 |
T2 |
96602 |
19 |
0 |
0 |
T3 |
393564 |
5837 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5766 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
24 |
0 |
0 |
T42 |
0 |
2843 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
27 |
0 |
0 |
T77 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562493 |
0 |
0 |
T2 |
96602 |
19 |
0 |
0 |
T3 |
393564 |
5837 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
56 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5766 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
24 |
0 |
0 |
T42 |
0 |
2843 |
0 |
0 |
T50 |
0 |
52 |
0 |
0 |
T61 |
0 |
27 |
0 |
0 |
T77 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T45,T65,T46 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T36,T128 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T45,T17,T65 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T36,T128 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562081 |
0 |
0 |
T2 |
96602 |
15 |
0 |
0 |
T3 |
393564 |
5843 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
55 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5766 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
22 |
0 |
0 |
T42 |
0 |
2844 |
0 |
0 |
T50 |
0 |
51 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
T77 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
562078 |
0 |
0 |
T2 |
96602 |
15 |
0 |
0 |
T3 |
393564 |
5843 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
55 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
5766 |
0 |
0 |
T16 |
0 |
57 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
22 |
0 |
0 |
T42 |
0 |
2844 |
0 |
0 |
T50 |
0 |
51 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
T77 |
0 |
18 |
0 |
0 |