Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T120,T121 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T120,T121 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T26,T50 |
1 | 0 | Covered | T2,T3,T23 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
4865890 |
0 |
0 |
T2 |
96602 |
142 |
0 |
0 |
T3 |
393564 |
40798 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
40923 |
0 |
0 |
T16 |
0 |
342 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
10 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T42 |
0 |
16358 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T77 |
0 |
500 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
4865890 |
0 |
0 |
T2 |
96602 |
142 |
0 |
0 |
T3 |
393564 |
40798 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
40923 |
0 |
0 |
T16 |
0 |
342 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
10 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T42 |
0 |
16358 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T77 |
0 |
500 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
30251532 |
0 |
0 |
T2 |
96602 |
60 |
0 |
0 |
T3 |
393564 |
130104 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
125168 |
0 |
0 |
T16 |
0 |
526 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
15 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
146 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T42 |
0 |
44753 |
0 |
0 |
T61 |
0 |
53 |
0 |
0 |
T77 |
0 |
884 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
30251532 |
0 |
0 |
T2 |
96602 |
60 |
0 |
0 |
T3 |
393564 |
130104 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
125168 |
0 |
0 |
T16 |
0 |
526 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
15 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
146 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T42 |
0 |
44753 |
0 |
0 |
T61 |
0 |
53 |
0 |
0 |
T77 |
0 |
884 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
75344855 |
0 |
0 |
T1 |
1461 |
66 |
0 |
0 |
T2 |
96602 |
68913 |
0 |
0 |
T3 |
393564 |
125882 |
0 |
0 |
T4 |
83778 |
49372 |
0 |
0 |
T5 |
436096 |
213122 |
0 |
0 |
T9 |
401205 |
796506 |
0 |
0 |
T22 |
35370 |
288 |
0 |
0 |
T23 |
1287 |
37 |
0 |
0 |
T24 |
1126 |
66 |
0 |
0 |
T25 |
1435 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
75344855 |
0 |
0 |
T1 |
1461 |
66 |
0 |
0 |
T2 |
96602 |
68913 |
0 |
0 |
T3 |
393564 |
125882 |
0 |
0 |
T4 |
83778 |
49372 |
0 |
0 |
T5 |
436096 |
213122 |
0 |
0 |
T9 |
401205 |
796506 |
0 |
0 |
T22 |
35370 |
288 |
0 |
0 |
T23 |
1287 |
37 |
0 |
0 |
T24 |
1126 |
66 |
0 |
0 |
T25 |
1435 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
71534229 |
0 |
0 |
T2 |
96602 |
2236 |
0 |
0 |
T3 |
393564 |
142761 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
213319 |
0 |
0 |
T9 |
401205 |
786944 |
0 |
0 |
T10 |
53073 |
11124 |
0 |
0 |
T15 |
0 |
127773 |
0 |
0 |
T16 |
0 |
228 |
0 |
0 |
T21 |
0 |
786944 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T61 |
0 |
9140 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
71534229 |
0 |
0 |
T2 |
96602 |
2236 |
0 |
0 |
T3 |
393564 |
142761 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
213319 |
0 |
0 |
T9 |
401205 |
786944 |
0 |
0 |
T10 |
53073 |
11124 |
0 |
0 |
T15 |
0 |
127773 |
0 |
0 |
T16 |
0 |
228 |
0 |
0 |
T21 |
0 |
786944 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T61 |
0 |
9140 |
0 |
0 |
T77 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T122,T123,T124 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T15,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T122,T123,T124 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T13 |
1 | 0 | Covered | T2,T3,T23 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
1915648 |
0 |
0 |
T2 |
96602 |
40 |
0 |
0 |
T3 |
393564 |
36509 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
32602 |
0 |
0 |
T16 |
0 |
168 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
10 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
94 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T36 |
0 |
113 |
0 |
0 |
T42 |
0 |
7980 |
0 |
0 |
T77 |
0 |
200 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
1915648 |
0 |
0 |
T2 |
96602 |
40 |
0 |
0 |
T3 |
393564 |
36509 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
32602 |
0 |
0 |
T16 |
0 |
168 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
10 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T26 |
0 |
94 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T36 |
0 |
113 |
0 |
0 |
T42 |
0 |
7980 |
0 |
0 |
T77 |
0 |
200 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
50815648 |
0 |
0 |
T1 |
1461 |
261 |
0 |
0 |
T2 |
96602 |
2163 |
0 |
0 |
T3 |
393564 |
75231 |
0 |
0 |
T4 |
83778 |
12512 |
0 |
0 |
T5 |
436096 |
857 |
0 |
0 |
T9 |
401205 |
530688 |
0 |
0 |
T22 |
35370 |
1344 |
0 |
0 |
T23 |
1287 |
143 |
0 |
0 |
T24 |
1126 |
261 |
0 |
0 |
T25 |
1435 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
50815648 |
0 |
0 |
T1 |
1461 |
261 |
0 |
0 |
T2 |
96602 |
2163 |
0 |
0 |
T3 |
393564 |
75231 |
0 |
0 |
T4 |
83778 |
12512 |
0 |
0 |
T5 |
436096 |
857 |
0 |
0 |
T9 |
401205 |
530688 |
0 |
0 |
T22 |
35370 |
1344 |
0 |
0 |
T23 |
1287 |
143 |
0 |
0 |
T24 |
1126 |
261 |
0 |
0 |
T25 |
1435 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
13238626 |
0 |
0 |
T1 |
1461 |
130 |
0 |
0 |
T2 |
96602 |
1047 |
0 |
0 |
T3 |
393564 |
38202 |
0 |
0 |
T4 |
83778 |
5840 |
0 |
0 |
T5 |
436096 |
322 |
0 |
0 |
T9 |
401205 |
265344 |
0 |
0 |
T22 |
35370 |
544 |
0 |
0 |
T23 |
1287 |
69 |
0 |
0 |
T24 |
1126 |
130 |
0 |
0 |
T25 |
1435 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
13238626 |
0 |
0 |
T1 |
1461 |
130 |
0 |
0 |
T2 |
96602 |
1047 |
0 |
0 |
T3 |
393564 |
38202 |
0 |
0 |
T4 |
83778 |
5840 |
0 |
0 |
T5 |
436096 |
322 |
0 |
0 |
T9 |
401205 |
265344 |
0 |
0 |
T22 |
35370 |
544 |
0 |
0 |
T23 |
1287 |
69 |
0 |
0 |
T24 |
1126 |
130 |
0 |
0 |
T25 |
1435 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T5,T22 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
12126452 |
0 |
0 |
T1 |
1461 |
130 |
0 |
0 |
T2 |
96602 |
960 |
0 |
0 |
T3 |
393564 |
49378 |
0 |
0 |
T4 |
83778 |
5840 |
0 |
0 |
T5 |
436096 |
64 |
0 |
0 |
T9 |
401205 |
265344 |
0 |
0 |
T22 |
35370 |
512 |
0 |
0 |
T23 |
1287 |
64 |
0 |
0 |
T24 |
1126 |
130 |
0 |
0 |
T25 |
1435 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
12126452 |
0 |
0 |
T1 |
1461 |
130 |
0 |
0 |
T2 |
96602 |
960 |
0 |
0 |
T3 |
393564 |
49378 |
0 |
0 |
T4 |
83778 |
5840 |
0 |
0 |
T5 |
436096 |
64 |
0 |
0 |
T9 |
401205 |
265344 |
0 |
0 |
T22 |
35370 |
512 |
0 |
0 |
T23 |
1287 |
64 |
0 |
0 |
T24 |
1126 |
130 |
0 |
0 |
T25 |
1435 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T15,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T15,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T15,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T12 |
1 | 0 | Covered | T3,T15,T16 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
2062808 |
0 |
0 |
T3 |
393564 |
34320 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
35907 |
0 |
0 |
T16 |
0 |
174 |
0 |
0 |
T20 |
1140 |
0 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
121 |
0 |
0 |
T42 |
0 |
8378 |
0 |
0 |
T50 |
0 |
119 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T77 |
0 |
300 |
0 |
0 |
T117 |
0 |
112 |
0 |
0 |
T119 |
0 |
218 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
360299403 |
0 |
0 |
T1 |
1461 |
1190 |
0 |
0 |
T2 |
96602 |
95525 |
0 |
0 |
T3 |
393564 |
393481 |
0 |
0 |
T4 |
83778 |
78912 |
0 |
0 |
T5 |
436096 |
436008 |
0 |
0 |
T9 |
401205 |
401190 |
0 |
0 |
T22 |
35370 |
35285 |
0 |
0 |
T23 |
1287 |
1210 |
0 |
0 |
T24 |
1126 |
920 |
0 |
0 |
T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360968287 |
2062808 |
0 |
0 |
T3 |
393564 |
34320 |
0 |
0 |
T4 |
83778 |
0 |
0 |
0 |
T5 |
436096 |
0 |
0 |
0 |
T9 |
401205 |
0 |
0 |
0 |
T10 |
53073 |
0 |
0 |
0 |
T15 |
0 |
35907 |
0 |
0 |
T16 |
0 |
174 |
0 |
0 |
T20 |
1140 |
0 |
0 |
0 |
T22 |
35370 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
1435 |
0 |
0 |
0 |
T36 |
0 |
121 |
0 |
0 |
T42 |
0 |
8378 |
0 |
0 |
T50 |
0 |
119 |
0 |
0 |
T61 |
0 |
17 |
0 |
0 |
T77 |
0 |
300 |
0 |
0 |
T117 |
0 |
112 |
0 |
0 |
T119 |
0 |
218 |
0 |
0 |