Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T15,T16 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
47822131 |
0 |
0 |
| T2 |
96602 |
210 |
0 |
0 |
| T3 |
393564 |
81742 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
638 |
0 |
0 |
| T9 |
401205 |
524288 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
72834 |
0 |
0 |
| T16 |
0 |
650 |
0 |
0 |
| T21 |
0 |
524288 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
42867 |
0 |
0 |
| T61 |
0 |
577 |
0 |
0 |
| T77 |
0 |
531 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
47822131 |
0 |
0 |
| T2 |
96602 |
210 |
0 |
0 |
| T3 |
393564 |
81742 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
638 |
0 |
0 |
| T9 |
401205 |
524288 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
72834 |
0 |
0 |
| T16 |
0 |
650 |
0 |
0 |
| T21 |
0 |
524288 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
42867 |
0 |
0 |
| T61 |
0 |
577 |
0 |
0 |
| T77 |
0 |
531 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T9,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
12112095 |
0 |
0 |
| T2 |
96602 |
76 |
0 |
0 |
| T3 |
393564 |
38072 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
223 |
0 |
0 |
| T9 |
401205 |
262144 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
38880 |
0 |
0 |
| T16 |
0 |
228 |
0 |
0 |
| T21 |
0 |
262144 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
24060 |
0 |
0 |
| T61 |
0 |
220 |
0 |
0 |
| T77 |
0 |
154 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
12112095 |
0 |
0 |
| T2 |
96602 |
76 |
0 |
0 |
| T3 |
393564 |
38072 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
223 |
0 |
0 |
| T9 |
401205 |
262144 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
38880 |
0 |
0 |
| T16 |
0 |
228 |
0 |
0 |
| T21 |
0 |
262144 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
24060 |
0 |
0 |
| T61 |
0 |
220 |
0 |
0 |
| T77 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T9,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T9,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T5,T16 |
| 1 | 0 | 1 | Covered | T3,T9,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T9,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T9,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T9,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T9,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
10773043 |
0 |
0 |
| T3 |
393564 |
56230 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
0 |
0 |
0 |
| T9 |
401205 |
262144 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
47913 |
0 |
0 |
| T20 |
1140 |
0 |
0 |
0 |
| T21 |
0 |
262144 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
22742 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T48 |
0 |
10025 |
0 |
0 |
| T54 |
0 |
25806 |
0 |
0 |
| T61 |
0 |
220 |
0 |
0 |
| T77 |
0 |
154 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
360299403 |
0 |
0 |
| T1 |
1461 |
1190 |
0 |
0 |
| T2 |
96602 |
95525 |
0 |
0 |
| T3 |
393564 |
393481 |
0 |
0 |
| T4 |
83778 |
78912 |
0 |
0 |
| T5 |
436096 |
436008 |
0 |
0 |
| T9 |
401205 |
401190 |
0 |
0 |
| T22 |
35370 |
35285 |
0 |
0 |
| T23 |
1287 |
1210 |
0 |
0 |
| T24 |
1126 |
920 |
0 |
0 |
| T25 |
1435 |
1367 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
360968287 |
10773043 |
0 |
0 |
| T3 |
393564 |
56230 |
0 |
0 |
| T4 |
83778 |
0 |
0 |
0 |
| T5 |
436096 |
0 |
0 |
0 |
| T9 |
401205 |
262144 |
0 |
0 |
| T10 |
53073 |
0 |
0 |
0 |
| T15 |
0 |
47913 |
0 |
0 |
| T20 |
1140 |
0 |
0 |
0 |
| T21 |
0 |
262144 |
0 |
0 |
| T22 |
35370 |
0 |
0 |
0 |
| T23 |
1287 |
0 |
0 |
0 |
| T24 |
1126 |
0 |
0 |
0 |
| T25 |
1435 |
0 |
0 |
0 |
| T42 |
0 |
22742 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T48 |
0 |
10025 |
0 |
0 |
| T54 |
0 |
25806 |
0 |
0 |
| T61 |
0 |
220 |
0 |
0 |
| T77 |
0 |
154 |
0 |
0 |