Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : hmac_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_hmac_csr_assert_0/hmac_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.hmac_csr_assert 100.00 100.00



Module Instance : tb.dut.hmac_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.06 100.00 95.31 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : hmac_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 1418987436 34064285 0 0
intr_enable_rd_A 1418987436 16912 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1418987436 34064285 0 0
T11 3554 496 0 0
T12 1531 0 0 0
T13 1346 0 0 0
T14 4573 753 0 0
T15 1025 0 0 0
T16 2594 0 0 0
T17 12116 570 0 0
T18 103269 282377 0 0
T19 2755 0 0 0
T20 4328 0 0 0
T21 0 3 0 0
T22 0 6 0 0
T23 0 374 0 0
T24 0 6 0 0
T25 0 360 0 0
T41 0 4 0 0

intr_enable_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1418987436 16912 0 0
T12 1531 36 0 0
T13 1346 20 0 0
T14 4573 0 0 0
T15 1025 0 0 0
T16 2594 0 0 0
T17 12116 0 0 0
T18 103269 301 0 0
T19 2755 21 0 0
T20 4328 0 0 0
T23 0 4 0 0
T24 0 11 0 0
T42 1144 0 0 0
T60 0 23 0 0
T61 0 6 0 0
T62 0 13 0 0
T63 0 14 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%