Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : hmac_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_hmac_csr_assert_0/hmac_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.hmac_csr_assert 100.00 100.00



Module Instance : tb.dut.hmac_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.06 100.00 95.31 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : hmac_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 1391267220 36320920 0 0
intr_enable_rd_A 1391267220 12536 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1391267220 36320920 0 0
T12 7465 3 0 0
T13 1761 0 0 0
T14 1795 0 0 0
T15 3797 2 0 0
T16 1927 0 0 0
T17 5095 0 0 0
T18 1035 0 0 0
T19 8075 5 0 0
T20 728 0 0 0
T21 8041 279 0 0
T22 0 1 0 0
T24 0 675 0 0
T25 0 638 0 0
T34 0 5 0 0
T67 0 4 0 0
T68 0 9 0 0

intr_enable_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1391267220 12536 0 0
T13 1761 18 0 0
T14 1795 0 0 0
T15 3797 0 0 0
T16 1927 28 0 0
T17 5095 0 0 0
T18 1035 0 0 0
T19 8075 0 0 0
T20 728 0 0 0
T21 8041 0 0 0
T22 0 12 0 0
T23 1485 35 0 0
T35 0 13 0 0
T37 0 17 0 0
T69 0 10 0 0
T70 0 380 0 0
T71 0 84 0 0
T72 0 27 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%