Line Coverage for Module :
prim_sha2_32
| Line No. | Total | Covered | Percent |
| TOTAL | | 5 | 5 | 100.00 |
| CONT_ASSIGN | 42 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 47 | 1 | 1 | 100.00 |
| ALWAYS | 246 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_sha2_0/rtl/prim_sha2_32.sv' or '../src/lowrisc_prim_sha2_0/rtl/prim_sha2_32.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 42 |
1 |
1 |
| 47 |
1 |
1 |
| 246 |
1 |
1 |
| 247 |
1 |
1 |
| 248 |
1 |
1 |
Cond Coverage for Module :
prim_sha2_32
| Total | Covered | Percent |
| Conditions | 3 | 2 | 66.67 |
| Logical | 3 | 2 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 42
EXPRESSION (hash_start_i | hash_continue_i)
------1----- -------2-------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |