Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
17.55 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_hmac_env_0.1/hmac_env_cov.sv



Summary for Group hmac_env_pkg::hmac_env_cov::msg_len_cg

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 64 51 13 20.31
Crosses 124 104 20 16.13


Variables for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
hmac_en 2 0 2 100.00 100 1 1 2
msg_len_lower_cp 61 50 11 18.03 100 1 1 0
msg_len_upper_cp 1 1 0 0.00 100 1 1 0


Crosses for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
msg_len_lower_cross 122 102 20 16.39 100 1 1 0
msg_len_upper_cross 2 2 0 0.00 100 1 1 0


Summary for Variable hmac_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for hmac_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 109197 1 T1 10 T2 34 T4 36
auto[1] 105472 1 T1 16 T2 46 T4 24



Summary for Variable msg_len_lower_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 61 50 11 18.03


User Defined Bins for msg_len_lower_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
auto_lens[1] 0 1 1
auto_lens[2] 0 1 1
auto_lens[3] 0 1 1
auto_lens[4] 0 1 1
auto_lens[5] 0 1 1
auto_lens[6] 0 1 1
auto_lens[7] 0 1 1
auto_lens[8] 0 1 1
auto_lens[9] 0 1 1
auto_lens[10] 0 1 1
auto_lens[11] 0 1 1
auto_lens[12] 0 1 1
auto_lens[13] 0 1 1
auto_lens[14] 0 1 1
auto_lens[15] 0 1 1
auto_lens[16] 0 1 1
auto_lens[17] 0 1 1
auto_lens[18] 0 1 1
auto_lens[19] 0 1 1
auto_lens[20] 0 1 1
auto_lens[21] 0 1 1
auto_lens[22] 0 1 1
auto_lens[23] 0 1 1
auto_lens[24] 0 1 1
auto_lens[25] 0 1 1
auto_lens[26] 0 1 1
auto_lens[27] 0 1 1
auto_lens[28] 0 1 1
auto_lens[29] 0 1 1
auto_lens[30] 0 1 1
auto_lens[31] 0 1 1
auto_lens[32] 0 1 1
auto_lens[33] 0 1 1
auto_lens[34] 0 1 1
auto_lens[35] 0 1 1
auto_lens[36] 0 1 1
auto_lens[37] 0 1 1
auto_lens[38] 0 1 1
auto_lens[39] 0 1 1
auto_lens[40] 0 1 1
auto_lens[41] 0 1 1
auto_lens[42] 0 1 1
auto_lens[43] 0 1 1
auto_lens[44] 0 1 1
auto_lens[45] 0 1 1
auto_lens[46] 0 1 1
auto_lens[47] 0 1 1
auto_lens[48] 0 1 1
auto_lens[49] 0 1 1
len_2047 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto_lens[0] 101790 1 T1 13 T2 35 T4 30
len_2049 7 1 T94 1 T59 2 T95 1
len_2048 95 1 T11 1 T96 4 T91 2
len_1025 6 1 T5 1 T97 2 T98 1
len_1024 152 1 T11 1 T12 1 T96 6
len_1023 4 1 T99 3 T95 1 - -
len_513 2 1 T100 1 T101 1 - -
len_512 161 1 T11 1 T96 6 T91 2
len_511 4 1 T5 2 T19 2 - -
len_1 1119 1 T5 43 T6 4 T25 19
len_0 3995 1 T2 5 T7 1 T5 55



Summary for Variable msg_len_upper_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 1 1 0 0.00


User Defined Bins for msg_len_upper_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
len_upper 0 1 1



Summary for Cross msg_len_lower_cross

Samples crossed: hmac_en msg_len_lower_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 122 102 20 16.39 102


Automatically Generated Cross Bins for msg_len_lower_cross

Uncovered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[0]] [len_2047] 0 1 1
[auto[0]] [len_513] 0 1 1
[auto[0]] [len_511] 0 1 1
[auto[1]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[1]] [len_2047] 0 1 1


Covered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto_lens[0] 52869 1 T1 5 T2 15 T4 18
auto[0] len_2049 2 1 T59 2 - - - -
auto[0] len_2048 57 1 T96 4 T91 1 T92 1
auto[0] len_1025 3 1 T97 1 T98 1 T102 1
auto[0] len_1024 90 1 T11 1 T12 1 T96 5
auto[0] len_1023 2 1 T99 1 T95 1 - -
auto[0] len_512 86 1 T96 5 T92 1 T103 1
auto[0] len_1 120 1 T26 1 T13 1 T12 4
auto[0] len_0 1370 1 T2 2 T7 1 T5 42
auto[1] auto_lens[0] 48921 1 T1 8 T2 20 T4 12
auto[1] len_2049 5 1 T94 1 T95 1 T104 3
auto[1] len_2048 38 1 T11 1 T91 1 T92 2
auto[1] len_1025 3 1 T5 1 T97 1 T105 1
auto[1] len_1024 62 1 T96 1 T91 2 T92 1
auto[1] len_1023 2 1 T99 2 - - - -
auto[1] len_513 2 1 T100 1 T101 1 - -
auto[1] len_512 75 1 T11 1 T96 1 T91 2
auto[1] len_511 4 1 T5 2 T19 2 - -
auto[1] len_1 999 1 T5 43 T6 4 T25 19
auto[1] len_0 2625 1 T2 3 T5 13 T10 2



Summary for Cross msg_len_upper_cross

Samples crossed: hmac_en msg_len_upper_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 2 2 0 0.00 2


Automatically Generated Cross Bins for msg_len_upper_cross

Uncovered bins
hmac_enmsg_len_upper_cpCOUNTAT LEASTNUMBERSTATUS
* * -- -- 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%