Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_tlul_adapter.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.64 92.86 100.00 85.71 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.20 97.14 100.00 91.67 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.80 98.57 100.00 100.00 84.62 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_tlul_adapter.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.08 92.31 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.26 97.06 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.80 98.57 100.00 100.00 84.62 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_msg_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.71 100.00 93.33 100.00 100.00 98.90 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_tlul_adapter.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.80 98.57 100.00 100.00 84.62 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_fifo_sync ( parameter Width=36,Pass=1,Depth=32,OutputZeroIfEmpty=1,Secure=0,DepthW=6,gen_normal_fifo.PtrW=5 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.u_msg_fifo

Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.u_tlul_adapter.u_reqfifo

Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
SCORELINE
98.08 92.31
tb.dut.u_tlul_adapter.u_sramreqfifo

Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
SCORELINE
94.64 92.86
tb.dut.u_tlul_adapter.u_rspfifo

Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Line Coverage for Module : prim_fifo_sync ( parameter Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.fifo_h.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.fifo_h.rspfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

SCORELINE
100.00 100.00
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Cond Coverage for Module : prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
98.08 100.00
tb.dut.u_tlul_adapter.u_sramreqfifo

TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Cond Coverage for Module : prim_fifo_sync ( parameter Width=36,Pass=1,Depth=32,OutputZeroIfEmpty=1,Secure=0,DepthW=6,gen_normal_fifo.PtrW=5 )
Cond Coverage for Module self-instances :
SCORECOND
100.00 100.00
tb.dut.u_msg_fifo

TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT25,T11,T26
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT14,T15,T16
110Not Covered
111CoveredT2,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T4,T5
110Not Covered
111CoveredT2,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T4,T5
10CoveredT1,T2,T3
11CoveredT2,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T4,T5
10CoveredT2,T4,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (36'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T4,T5
1CoveredT1,T2,T3

Cond Coverage for Module : prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
94.64 100.00
tb.dut.u_tlul_adapter.u_rspfifo

TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Cond Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
SCORECOND
100.00 100.00
tb.dut.u_tlul_adapter.u_reqfifo

TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T7,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T7,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T7,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T7,T4
110Not Covered
111CoveredT2,T7,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T7,T4
1CoveredT1,T2,T3

Branch Coverage for Module : prim_fifo_sync ( parameter Width=36,Pass=1,Depth=32,OutputZeroIfEmpty=1,Secure=0,DepthW=6,gen_normal_fifo.PtrW=5 + Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
SCOREBRANCH
100.00 100.00
tb.dut.u_msg_fifo

SCOREBRANCH
94.64 85.71
tb.dut.u_tlul_adapter.u_rspfifo

Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


Branch Coverage for Module : prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
SCOREBRANCH
100.00 100.00
tb.dut.u_tlul_adapter.u_reqfifo

SCOREBRANCH
98.08 100.00
tb.dut.u_tlul_adapter.u_sramreqfifo

Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T7,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T7,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_fifo_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 557319047 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1808676472 60387497 0 0
gen_passthru_fifo.paramCheckPass 3948 3948 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 557319047 0 0
T1 3564 106 0 0
T2 5135392 638552 0 0
T3 60344 8 0 0
T4 623536 176391 0 0
T5 253640 69743 0 0
T6 1133448 336009 0 0
T7 749256 191839 0 0
T8 0 79341 0 0
T9 1497816 427097 0 0
T10 75000 14629 0 0
T20 9024 28 0 0
T21 0 105170 0 0
T23 0 125612 0 0
T27 0 145 0 0
T28 4600 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 8910 7910 0 0
T2 6419240 6418430 0 0
T3 75430 60850 0 0
T4 779420 778450 0 0
T5 317050 316200 0 0
T6 1416810 1415860 0 0
T7 936570 935970 0 0
T9 1872270 1871470 0 0
T10 93750 93130 0 0
T20 11280 10390 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 8910 7910 0 0
T2 6419240 6418430 0 0
T3 75430 60850 0 0
T4 779420 778450 0 0
T5 317050 316200 0 0
T6 1416810 1415860 0 0
T7 936570 935970 0 0
T9 1872270 1871470 0 0
T10 93750 93130 0 0
T20 11280 10390 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 8910 7910 0 0
T2 6419240 6418430 0 0
T3 75430 60850 0 0
T4 779420 778450 0 0
T5 317050 316200 0 0
T6 1416810 1415860 0 0
T7 936570 935970 0 0
T9 1872270 1871470 0 0
T10 93750 93130 0 0
T20 11280 10390 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1808676472 60387497 0 0
T2 1283848 61504 0 0
T3 15086 0 0 0
T4 155884 26151 0 0
T5 63410 9039 0 0
T6 283362 63061 0 0
T7 187314 7599 0 0
T8 0 49901 0 0
T9 374454 61889 0 0
T10 18750 2201 0 0
T20 2256 0 0 0
T21 0 62924 0 0
T23 0 55532 0 0
T27 0 145 0 0
T28 2300 0 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3948 3948 0 0
T1 6 6 0 0
T2 6 6 0 0
T3 6 6 0 0
T4 6 6 0 0
T5 6 6 0 0
T6 6 6 0 0
T7 6 6 0 0
T9 6 6 0 0
T10 6 6 0 0
T20 6 6 0 0

Line Coverage for Instance : tb.dut.u_tlul_adapter.u_rspfifo
Line No.TotalCoveredPercent
TOTAL141392.86
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 excluded
Exclude Annotation: VC_COV_UNR
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter.u_rspfifo
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11Excluded VC_COV_UNR

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111Excluded VC_COV_UNR

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111Excluded VC_COV_UNR

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTestsExclude Annotation
0CoveredT1,T2,T3
1Excluded VC_COV_UNR

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11Excluded VC_COV_UNR

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10Excluded VC_COV_UNR
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTestsExclude Annotation
0Excluded VC_COV_UNR
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter.u_rspfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 130 1 1 100.00
TERNARY 138 1 1 100.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTestsExclude Annotation
1 Excluded VC_COV_UNR
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTestsExclude Annotation
1 Covered T1,T2,T3
0 Excluded VC_COV_UNR


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncompleteExclusionExclude Annotation
DataKnown_A Excluded [UNSUPPORTED] excluded by fpv
DepthKnown_A 452169118 452104876 0 0
RvalidKnown_A 452169118 452104876 0 0
WreadyKnown_A 452169118 452104876 0 0
gen_normal_fifo.depthShallNotExceedParamDepth Excluded [UNSUPPORTED] excluded by fpv


DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

Line Coverage for Instance : tb.dut.u_tlul_adapter.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL131292.31
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10800
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 excluded
Exclude Annotation: [UNR] Pass is always '1'
111 1 1
112 excluded
Exclude Annotation: VC_COV_UNR
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter.u_sramreqfifo
TotalCoveredPercent
Conditions55100.00
Logical55100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11Excluded VC_COV_UNR

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111Excluded VC_COV_UNR

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111Excluded VC_COV_UNR

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTestsExclude Annotation
0Excluded VC_COV_UNR
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
TERNARY 138 1 1 100.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTestsExclude Annotation
1 Covered T1,T2,T3
0 Excluded VC_COV_UNR


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTestsExclude Annotation
1 Excluded VC_COV_UNR
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncompleteExclusionExclude Annotation
DataKnown_A Excluded [UNSUPPORTED] excluded by fpv
DepthKnown_A 452169118 452104876 0 0
RvalidKnown_A 452169118 452104876 0 0
WreadyKnown_A 452169118 452104876 0 0
gen_normal_fifo.depthShallNotExceedParamDepth Excluded [UNSUPPORTED] excluded by fpv


DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

Line Coverage for Instance : tb.dut.u_msg_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_msg_fifo
TotalCoveredPercent
Conditions2020100.00
Logical2020100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT25,T11,T26
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT2,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT14,T15,T16
110Excluded VC_COV_UNR
111CoveredT2,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT2,T4,T5
110Excluded VC_COV_UNR
111CoveredT2,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T4,T5
10CoveredT1,T2,T3
11CoveredT2,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T4,T5
10CoveredT2,T4,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (36'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_msg_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_msg_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 452169118 23583346 0 0
DepthKnown_A 452169118 452104876 0 0
RvalidKnown_A 452169118 452104876 0 0
WreadyKnown_A 452169118 452104876 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 452169118 23583346 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 23583346 0 0
T2 641924 8554 0 0
T3 7543 0 0 0
T4 77942 17035 0 0
T5 31705 5287 0 0
T6 141681 37367 0 0
T7 93657 0 0 0
T8 0 35181 0 0
T9 187227 39797 0 0
T10 9375 1761 0 0
T20 1128 0 0 0
T21 0 41801 0 0
T23 0 2516 0 0
T27 0 145 0 0
T28 1150 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 23583346 0 0
T2 641924 8554 0 0
T3 7543 0 0 0
T4 77942 17035 0 0
T5 31705 5287 0 0
T6 141681 37367 0 0
T7 93657 0 0 0
T8 0 35181 0 0
T9 187227 39797 0 0
T10 9375 1761 0 0
T20 1128 0 0 0
T21 0 41801 0 0
T23 0 2516 0 0
T27 0 145 0 0
T28 1150 0 0 0

Line Coverage for Instance : tb.dut.u_tlul_adapter.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter.u_reqfifo
TotalCoveredPercent
Conditions1111100.00
Logical1111100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T7,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT2,T7,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT2,T7,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT2,T7,T4
110Excluded VC_COV_UNR
111CoveredT2,T7,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T7,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T7,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T7,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 452169118 36804151 0 0
DepthKnown_A 452169118 452104876 0 0
RvalidKnown_A 452169118 452104876 0 0
WreadyKnown_A 452169118 452104876 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 452169118 36804151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 36804151 0 0
T2 641924 52950 0 0
T3 7543 0 0 0
T4 77942 9116 0 0
T5 31705 3752 0 0
T6 141681 25694 0 0
T7 93657 7599 0 0
T8 0 14720 0 0
T9 187227 22092 0 0
T10 9375 440 0 0
T20 1128 0 0 0
T21 0 21123 0 0
T23 0 53016 0 0
T28 1150 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 452104876 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 452169118 36804151 0 0
T2 641924 52950 0 0
T3 7543 0 0 0
T4 77942 9116 0 0
T5 31705 3752 0 0
T6 141681 25694 0 0
T7 93657 7599 0 0
T8 0 14720 0 0
T9 187227 22092 0 0
T10 9375 440 0 0
T20 1128 0 0 0
T21 0 21123 0 0
T23 0 53016 0 0
T28 1150 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 95866400 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 95866400 0 0
T1 891 8 0 0
T2 641924 70031 0 0
T3 7543 1 0 0
T4 77942 37560 0 0
T5 31705 15176 0 0
T6 141681 68237 0 0
T7 93657 46060 0 0
T9 187227 91302 0 0
T10 9375 3107 0 0
T20 1128 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 153995860 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 153995860 0 0
T1 891 45 0 0
T2 641924 218493 0 0
T3 7543 3 0 0
T4 77942 37560 0 0
T5 31705 15176 0 0
T6 141681 68237 0 0
T7 93657 46060 0 0
T9 187227 91302 0 0
T10 9375 3107 0 0
T20 1128 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 23645106 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 23645106 0 0
T2 641924 16912 0 0
T3 7543 0 0 0
T4 77942 9116 0 0
T5 31705 3752 0 0
T6 141681 25694 0 0
T7 93657 7599 0 0
T8 0 14720 0 0
T9 187227 22092 0 0
T10 9375 440 0 0
T20 1128 0 0 0
T21 0 21123 0 0
T23 0 17064 0 0
T28 1150 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 37296576 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 37296576 0 0
T2 641924 52950 0 0
T3 7543 0 0 0
T4 77942 9116 0 0
T5 31705 3752 0 0
T6 141681 25694 0 0
T7 93657 7599 0 0
T8 0 14720 0 0
T9 187227 22092 0 0
T10 9375 440 0 0
T20 1128 0 0 0
T21 0 21123 0 0
T23 0 53016 0 0
T28 1150 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 69428324 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 69428324 0 0
T1 891 8 0 0
T2 641924 53119 0 0
T3 7543 1 0 0
T4 77942 28444 0 0
T5 31705 11424 0 0
T6 141681 42543 0 0
T7 93657 38461 0 0
T9 187227 69210 0 0
T10 9375 2667 0 0
T20 1128 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 463427069 116699284 0 0
DepthKnown_A 463427069 463320001 0 0
RvalidKnown_A 463427069 463320001 0 0
WreadyKnown_A 463427069 463320001 0 0
gen_passthru_fifo.paramCheckPass 658 658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 116699284 0 0
T1 891 45 0 0
T2 641924 165543 0 0
T3 7543 3 0 0
T4 77942 28444 0 0
T5 31705 11424 0 0
T6 141681 42543 0 0
T7 93657 38461 0 0
T9 187227 69210 0 0
T10 9375 2667 0 0
T20 1128 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463427069 463320001 0 0
T1 891 791 0 0
T2 641924 641843 0 0
T3 7543 6085 0 0
T4 77942 77845 0 0
T5 31705 31620 0 0
T6 141681 141586 0 0
T7 93657 93597 0 0
T9 187227 187147 0 0
T10 9375 9313 0 0
T20 1128 1039 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 658 658 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T20 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%