Line Coverage for Module :
prim_subreg_ext
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T21 T25
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_key_0
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_1
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_2
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_3
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_4
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_5
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_6
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_7
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_8
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_9
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_10
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_11
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_12
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_13
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_14
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_15
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_16
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_17
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_18
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_19
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_20
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_21
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_22
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_23
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_24
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_25
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_26
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_27
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_28
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_29
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_30
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_key_31
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 2 | 50.00 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_hmac_done
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T69 T20 T19
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_fifo_empty
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T69 T20 T19
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_hmac_err
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T69 T20 T19
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_alert_test
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T21 T25 T27
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_cfg_hmac_en
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_sha_en
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_endian_swap
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_digest_swap
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_key_swap
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_digest_size
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cfg_key_length
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_cmd_hash_start
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_cmd_hash_process
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_cmd_hash_stop
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_cmd_hash_continue
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T1 T2 T4
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_status_hmac_idle
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_fifo_empty
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_fifo_full
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_fifo_depth
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_wipe_secret
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T31 T33 T34
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_digest_0
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_1
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_2
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_3
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_4
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_5
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_6
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_7
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_8
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_9
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_10
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_11
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_12
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_13
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_14
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_digest_15
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_msg_length_lower
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4
Line Coverage for Instance : tb.dut.u_reg.u_msg_length_upper
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T2 T4 T5
30 1/1 assign qre = re;
Tests: T1 T2 T4