Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
523117924 |
0 |
0 |
T1 |
37052 |
6371 |
0 |
0 |
T2 |
370276 |
87272 |
0 |
0 |
T3 |
638216 |
151269 |
0 |
0 |
T4 |
2115570 |
350635 |
0 |
0 |
T5 |
376776 |
25418 |
0 |
0 |
T6 |
3794304 |
471395 |
0 |
0 |
T7 |
352024 |
40974 |
0 |
0 |
T8 |
60232 |
482 |
0 |
0 |
T9 |
8112 |
0 |
0 |
0 |
T10 |
627392 |
74531 |
0 |
0 |
T11 |
3620392 |
867245 |
0 |
0 |
T12 |
0 |
56587 |
0 |
0 |
T18 |
1986328 |
466905 |
0 |
0 |
T21 |
0 |
222234 |
0 |
0 |
T29 |
0 |
453222 |
0 |
0 |
T30 |
0 |
707644 |
0 |
0 |
T31 |
0 |
570774 |
0 |
0 |
T32 |
0 |
60946 |
0 |
0 |
T35 |
1627676 |
398615 |
0 |
0 |
T36 |
1448900 |
336655 |
0 |
0 |
T41 |
0 |
109800 |
0 |
0 |
T55 |
0 |
498 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
74104 |
73320 |
0 |
0 |
T2 |
740552 |
739864 |
0 |
0 |
T3 |
1276432 |
1274984 |
0 |
0 |
T4 |
2820760 |
2820144 |
0 |
0 |
T5 |
376776 |
376064 |
0 |
0 |
T6 |
3794304 |
3793744 |
0 |
0 |
T7 |
352024 |
351600 |
0 |
0 |
T8 |
60232 |
56856 |
0 |
0 |
T9 |
8112 |
7648 |
0 |
0 |
T10 |
627392 |
626848 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
74104 |
73320 |
0 |
0 |
T2 |
740552 |
739864 |
0 |
0 |
T3 |
1276432 |
1274984 |
0 |
0 |
T4 |
2820760 |
2820144 |
0 |
0 |
T5 |
376776 |
376064 |
0 |
0 |
T6 |
3794304 |
3793744 |
0 |
0 |
T7 |
352024 |
351600 |
0 |
0 |
T8 |
60232 |
56856 |
0 |
0 |
T9 |
8112 |
7648 |
0 |
0 |
T10 |
627392 |
626848 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
74104 |
73320 |
0 |
0 |
T2 |
740552 |
739864 |
0 |
0 |
T3 |
1276432 |
1274984 |
0 |
0 |
T4 |
2820760 |
2820144 |
0 |
0 |
T5 |
376776 |
376064 |
0 |
0 |
T6 |
3794304 |
3793744 |
0 |
0 |
T7 |
352024 |
351600 |
0 |
0 |
T8 |
60232 |
56856 |
0 |
0 |
T9 |
8112 |
7648 |
0 |
0 |
T10 |
627392 |
626848 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
523117924 |
0 |
0 |
T1 |
37052 |
6371 |
0 |
0 |
T2 |
370276 |
87272 |
0 |
0 |
T3 |
638216 |
151269 |
0 |
0 |
T4 |
2115570 |
350635 |
0 |
0 |
T5 |
376776 |
25418 |
0 |
0 |
T6 |
3794304 |
471395 |
0 |
0 |
T7 |
352024 |
40974 |
0 |
0 |
T8 |
60232 |
482 |
0 |
0 |
T9 |
8112 |
0 |
0 |
0 |
T10 |
627392 |
74531 |
0 |
0 |
T11 |
3620392 |
867245 |
0 |
0 |
T12 |
0 |
56587 |
0 |
0 |
T18 |
1986328 |
466905 |
0 |
0 |
T21 |
0 |
222234 |
0 |
0 |
T29 |
0 |
453222 |
0 |
0 |
T30 |
0 |
707644 |
0 |
0 |
T31 |
0 |
570774 |
0 |
0 |
T32 |
0 |
60946 |
0 |
0 |
T35 |
1627676 |
398615 |
0 |
0 |
T36 |
1448900 |
336655 |
0 |
0 |
T41 |
0 |
109800 |
0 |
0 |
T55 |
0 |
498 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T35,T36 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T35,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
193088 |
0 |
0 |
T1 |
9263 |
7 |
0 |
0 |
T2 |
92569 |
80 |
0 |
0 |
T3 |
159554 |
138 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
267 |
0 |
0 |
T7 |
44003 |
238 |
0 |
0 |
T8 |
7529 |
15 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
213 |
0 |
0 |
T35 |
0 |
1276 |
0 |
0 |
T36 |
0 |
1075 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
193088 |
0 |
0 |
T1 |
9263 |
7 |
0 |
0 |
T2 |
92569 |
80 |
0 |
0 |
T3 |
159554 |
138 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
267 |
0 |
0 |
T7 |
44003 |
238 |
0 |
0 |
T8 |
7529 |
15 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
213 |
0 |
0 |
T35 |
0 |
1276 |
0 |
0 |
T36 |
0 |
1075 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T78,T79,T54 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T78,T79,T80 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
388127 |
0 |
0 |
T1 |
9263 |
31 |
0 |
0 |
T2 |
92569 |
543 |
0 |
0 |
T3 |
159554 |
911 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
256 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
282 |
0 |
0 |
T35 |
0 |
1216 |
0 |
0 |
T36 |
0 |
1024 |
0 |
0 |
T41 |
0 |
640 |
0 |
0 |
T55 |
0 |
498 |
0 |
0 |
T57 |
0 |
125 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
388127 |
0 |
0 |
T1 |
9263 |
31 |
0 |
0 |
T2 |
92569 |
543 |
0 |
0 |
T3 |
159554 |
911 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
256 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
282 |
0 |
0 |
T35 |
0 |
1216 |
0 |
0 |
T36 |
0 |
1024 |
0 |
0 |
T41 |
0 |
640 |
0 |
0 |
T55 |
0 |
498 |
0 |
0 |
T57 |
0 |
125 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T18,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T18,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T18,T12,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T18,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T18,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T18,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T18,T12,T29 |
1 | 0 | Covered | T5,T18,T12 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T18,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T18,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T18,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T18,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
255546 |
0 |
0 |
T5 |
47097 |
85 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
0 |
0 |
0 |
T12 |
0 |
374 |
0 |
0 |
T18 |
993164 |
3245 |
0 |
0 |
T26 |
0 |
96 |
0 |
0 |
T29 |
0 |
3114 |
0 |
0 |
T30 |
0 |
374 |
0 |
0 |
T31 |
0 |
2220 |
0 |
0 |
T32 |
0 |
189 |
0 |
0 |
T33 |
0 |
176 |
0 |
0 |
T34 |
0 |
139 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
255546 |
0 |
0 |
T5 |
47097 |
85 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
0 |
0 |
0 |
T12 |
0 |
374 |
0 |
0 |
T18 |
993164 |
3245 |
0 |
0 |
T26 |
0 |
96 |
0 |
0 |
T29 |
0 |
3114 |
0 |
0 |
T30 |
0 |
374 |
0 |
0 |
T31 |
0 |
2220 |
0 |
0 |
T32 |
0 |
189 |
0 |
0 |
T33 |
0 |
176 |
0 |
0 |
T34 |
0 |
139 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T18,T21,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T18,T21,T29 |
1 | 0 | Covered | T4,T5,T11 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
278929 |
0 |
0 |
T4 |
352595 |
186 |
0 |
0 |
T5 |
47097 |
119 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
613 |
0 |
0 |
T12 |
0 |
385 |
0 |
0 |
T18 |
0 |
1632 |
0 |
0 |
T21 |
0 |
855 |
0 |
0 |
T29 |
0 |
1446 |
0 |
0 |
T30 |
0 |
382 |
0 |
0 |
T31 |
0 |
2596 |
0 |
0 |
T32 |
0 |
400 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
278929 |
0 |
0 |
T4 |
352595 |
186 |
0 |
0 |
T5 |
47097 |
119 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
613 |
0 |
0 |
T12 |
0 |
385 |
0 |
0 |
T18 |
0 |
1632 |
0 |
0 |
T21 |
0 |
855 |
0 |
0 |
T29 |
0 |
1446 |
0 |
0 |
T30 |
0 |
382 |
0 |
0 |
T31 |
0 |
2596 |
0 |
0 |
T32 |
0 |
400 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T36,T41 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T36,T41 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
33285904 |
0 |
0 |
T1 |
9263 |
197 |
0 |
0 |
T2 |
92569 |
11903 |
0 |
0 |
T3 |
159554 |
27828 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
5808 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
3077 |
0 |
0 |
T35 |
0 |
194242 |
0 |
0 |
T36 |
0 |
179743 |
0 |
0 |
T41 |
0 |
118982 |
0 |
0 |
T55 |
0 |
14054 |
0 |
0 |
T57 |
0 |
1430 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
33285904 |
0 |
0 |
T1 |
9263 |
197 |
0 |
0 |
T2 |
92569 |
11903 |
0 |
0 |
T3 |
159554 |
27828 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
5808 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
3077 |
0 |
0 |
T35 |
0 |
194242 |
0 |
0 |
T36 |
0 |
179743 |
0 |
0 |
T41 |
0 |
118982 |
0 |
0 |
T55 |
0 |
14054 |
0 |
0 |
T57 |
0 |
1430 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T18,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T18,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T18,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T18,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T18,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T18,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T18,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T18,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T18,T12 |
1 | 0 | Covered | T5,T18,T12 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T18,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T18,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T18,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T18,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
108840899 |
0 |
0 |
T5 |
47097 |
18553 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
0 |
0 |
0 |
T12 |
0 |
59829 |
0 |
0 |
T18 |
993164 |
937486 |
0 |
0 |
T26 |
0 |
15877 |
0 |
0 |
T29 |
0 |
929480 |
0 |
0 |
T30 |
0 |
731702 |
0 |
0 |
T31 |
0 |
959893 |
0 |
0 |
T32 |
0 |
32509 |
0 |
0 |
T33 |
0 |
240667 |
0 |
0 |
T34 |
0 |
89001 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
108840899 |
0 |
0 |
T5 |
47097 |
18553 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
0 |
0 |
0 |
T12 |
0 |
59829 |
0 |
0 |
T18 |
993164 |
937486 |
0 |
0 |
T26 |
0 |
15877 |
0 |
0 |
T29 |
0 |
929480 |
0 |
0 |
T30 |
0 |
731702 |
0 |
0 |
T31 |
0 |
959893 |
0 |
0 |
T32 |
0 |
32509 |
0 |
0 |
T33 |
0 |
240667 |
0 |
0 |
T34 |
0 |
89001 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T40,T60 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
143444587 |
0 |
0 |
T1 |
9263 |
6333 |
0 |
0 |
T2 |
92569 |
86649 |
0 |
0 |
T3 |
159554 |
150220 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
470872 |
0 |
0 |
T7 |
44003 |
40736 |
0 |
0 |
T8 |
7529 |
467 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
74036 |
0 |
0 |
T35 |
0 |
396123 |
0 |
0 |
T36 |
0 |
334556 |
0 |
0 |
T41 |
0 |
109140 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
143444587 |
0 |
0 |
T1 |
9263 |
6333 |
0 |
0 |
T2 |
92569 |
86649 |
0 |
0 |
T3 |
159554 |
150220 |
0 |
0 |
T4 |
352595 |
0 |
0 |
0 |
T5 |
47097 |
0 |
0 |
0 |
T6 |
474288 |
470872 |
0 |
0 |
T7 |
44003 |
40736 |
0 |
0 |
T8 |
7529 |
467 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
74036 |
0 |
0 |
T35 |
0 |
396123 |
0 |
0 |
T36 |
0 |
334556 |
0 |
0 |
T41 |
0 |
109140 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T81,T82,T83 |
1 | 0 | 1 | Covered | T4,T5,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T4,T5,T11 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
236430844 |
0 |
0 |
T4 |
352595 |
350449 |
0 |
0 |
T5 |
47097 |
25299 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
866632 |
0 |
0 |
T12 |
0 |
56202 |
0 |
0 |
T18 |
0 |
465273 |
0 |
0 |
T21 |
0 |
221379 |
0 |
0 |
T29 |
0 |
451776 |
0 |
0 |
T30 |
0 |
707262 |
0 |
0 |
T31 |
0 |
568178 |
0 |
0 |
T32 |
0 |
60546 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
432568434 |
0 |
0 |
T1 |
9263 |
9165 |
0 |
0 |
T2 |
92569 |
92483 |
0 |
0 |
T3 |
159554 |
159373 |
0 |
0 |
T4 |
352595 |
352518 |
0 |
0 |
T5 |
47097 |
47008 |
0 |
0 |
T6 |
474288 |
474218 |
0 |
0 |
T7 |
44003 |
43950 |
0 |
0 |
T8 |
7529 |
7107 |
0 |
0 |
T9 |
1014 |
956 |
0 |
0 |
T10 |
78424 |
78356 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432744924 |
236430844 |
0 |
0 |
T4 |
352595 |
350449 |
0 |
0 |
T5 |
47097 |
25299 |
0 |
0 |
T6 |
474288 |
0 |
0 |
0 |
T7 |
44003 |
0 |
0 |
0 |
T8 |
7529 |
0 |
0 |
0 |
T9 |
1014 |
0 |
0 |
0 |
T10 |
78424 |
0 |
0 |
0 |
T11 |
905098 |
866632 |
0 |
0 |
T12 |
0 |
56202 |
0 |
0 |
T18 |
0 |
465273 |
0 |
0 |
T21 |
0 |
221379 |
0 |
0 |
T29 |
0 |
451776 |
0 |
0 |
T30 |
0 |
707262 |
0 |
0 |
T31 |
0 |
568178 |
0 |
0 |
T32 |
0 |
60546 |
0 |
0 |
T35 |
406919 |
0 |
0 |
0 |
T36 |
362225 |
0 |
0 |
0 |