Toggle Coverage for Module :
prim_onehot_check
| Total | Covered | Percent |
Totals |
5 |
5 |
100.00 |
Total Bits |
54 |
54 |
100.00 |
Total Bits 0->1 |
27 |
27 |
100.00 |
Total Bits 1->0 |
27 |
27 |
100.00 |
| | | |
Ports |
5 |
5 |
100.00 |
Port Bits |
54 |
54 |
100.00 |
Port Bits 0->1 |
27 |
27 |
100.00 |
Port Bits 1->0 |
27 |
27 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T3,T47 |
Yes |
T1,T2,T3 |
INPUT |
oh_i[4:0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
oh_i[6:5] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[10:7] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
oh_i[12:11] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[13] |
Yes |
Yes |
*T52,*T56,*T124 |
Yes |
T52,T56,T124 |
INPUT |
oh_i[14] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[21:15] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
oh_i[22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[25:23] |
Yes |
Yes |
*T4,*T8,*T9 |
Yes |
T4,T8,T9 |
INPUT |
oh_i[26] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[27] |
Yes |
Yes |
*T8,*T11,*T12 |
Yes |
T8,T11,T12 |
INPUT |
oh_i[28] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
oh_i[30:29] |
Yes |
Yes |
T2,T5,T39 |
Yes |
T2,T5,T39 |
INPUT |
addr_i[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
en_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
err_o |
Yes |
Yes |
T124,T125,T127 |
Yes |
T124,T125,T127 |
OUTPUT |
*Tests covering at least one bit in the range