Line Coverage for Module :
i2c_fifo_sync_sram_adapter ( parameter Width=13,Depth=64,SramAw=9,SramBaseAddr,DepthW=7,OupBufDepth=2,InpBufDepthW=2,OupBufDepthW=2,SramPtrW=6,SramDepthW=6,SramAddrLeadingZeros=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Line Coverage for Module :
i2c_fifo_sync_sram_adapter ( parameter Width=13,Depth=268,SramAw=9,SramBaseAddr=192,DepthW=9,OupBufDepth=2,InpBufDepthW=2,OupBufDepthW=2,SramPtrW=9,SramDepthW=9,SramAddrLeadingZeros=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 157 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Module :
i2c_fifo_sync_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 43 | 84.31 |
| Logical | 51 | 43 | 84.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T50,T34,T77 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T79,T84,T85 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T11,T87,T85 |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T87,T85 |
| 1 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T11,T87,T85 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T18 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T5,T18 |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T5,T18 |
Branch Coverage for Module :
i2c_fifo_sync_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
162 |
2 |
2 |
100.00 |
| IF |
164 |
2 |
2 |
100.00 |
| IF |
183 |
2 |
2 |
100.00 |
| IF |
191 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Covered |
T1,T2,T3 |
| 1 |
0 |
- |
Covered |
T1,T2,T3 |
| 0 |
- |
1 |
Covered |
T1,T2,T3 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
i2c_fifo_sync_sram_adapter
Assertion Details
MinimalSramAw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5164 |
5164 |
0 |
0 |
| T1 |
4 |
4 |
0 |
0 |
| T2 |
4 |
4 |
0 |
0 |
| T3 |
4 |
4 |
0 |
0 |
| T4 |
4 |
4 |
0 |
0 |
| T5 |
4 |
4 |
0 |
0 |
| T6 |
4 |
4 |
0 |
0 |
| T7 |
4 |
4 |
0 |
0 |
| T8 |
4 |
4 |
0 |
0 |
| T9 |
4 |
4 |
0 |
0 |
| T10 |
4 |
4 |
0 |
0 |
MinimalSramFifoDepth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5164 |
5164 |
0 |
0 |
| T1 |
4 |
4 |
0 |
0 |
| T2 |
4 |
4 |
0 |
0 |
| T3 |
4 |
4 |
0 |
0 |
| T4 |
4 |
4 |
0 |
0 |
| T5 |
4 |
4 |
0 |
0 |
| T6 |
4 |
4 |
0 |
0 |
| T7 |
4 |
4 |
0 |
0 |
| T8 |
4 |
4 |
0 |
0 |
| T9 |
4 |
4 |
0 |
0 |
| T10 |
4 |
4 |
0 |
0 |
NoErr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1706175256 |
1705476744 |
0 |
0 |
| T1 |
393384 |
392996 |
0 |
0 |
| T2 |
132516 |
132264 |
0 |
0 |
| T3 |
575456 |
575432 |
0 |
0 |
| T4 |
3320 |
2924 |
0 |
0 |
| T5 |
3849268 |
3849044 |
0 |
0 |
| T6 |
2359564 |
2359260 |
0 |
0 |
| T7 |
545864 |
545536 |
0 |
0 |
| T8 |
281284 |
280960 |
0 |
0 |
| T9 |
419568 |
419208 |
0 |
0 |
| T10 |
196480 |
196200 |
0 |
0 |
NoSramReadWhenEmpty_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1706175256 |
1335611657 |
0 |
0 |
| T1 |
393384 |
297260 |
0 |
0 |
| T2 |
132516 |
109529 |
0 |
0 |
| T3 |
575456 |
551396 |
0 |
0 |
| T4 |
3320 |
2924 |
0 |
0 |
| T5 |
3849268 |
3215090 |
0 |
0 |
| T6 |
2359564 |
1815221 |
0 |
0 |
| T7 |
545864 |
514190 |
0 |
0 |
| T8 |
281284 |
225144 |
0 |
0 |
| T9 |
419568 |
335404 |
0 |
0 |
| T10 |
196480 |
156806 |
0 |
0 |
NoSramWriteWhenFull_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1706175256 |
28042723 |
0 |
0 |
| T1 |
0 |
57283 |
0 |
0 |
| T5 |
962317 |
543337 |
0 |
0 |
| T6 |
589891 |
0 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
0 |
0 |
0 |
| T9 |
104892 |
0 |
0 |
0 |
| T10 |
49120 |
0 |
0 |
0 |
| T15 |
227293 |
8 |
0 |
0 |
| T16 |
0 |
8 |
0 |
0 |
| T18 |
629208 |
407 |
0 |
0 |
| T19 |
27176 |
4 |
0 |
0 |
| T30 |
1195564 |
0 |
0 |
0 |
| T31 |
0 |
46274 |
0 |
0 |
| T33 |
197957 |
0 |
0 |
0 |
| T34 |
0 |
7212 |
0 |
0 |
| T36 |
0 |
460084 |
0 |
0 |
| T37 |
0 |
402 |
0 |
0 |
| T38 |
25356 |
0 |
0 |
0 |
| T39 |
0 |
55188 |
0 |
0 |
| T41 |
0 |
32497 |
0 |
0 |
| T43 |
0 |
6977 |
0 |
0 |
| T50 |
0 |
2126 |
0 |
0 |
| T51 |
0 |
3880 |
0 |
0 |
| T64 |
0 |
21362 |
0 |
0 |
| T77 |
0 |
2148 |
0 |
0 |
| T78 |
0 |
48729 |
0 |
0 |
| T79 |
0 |
20365 |
0 |
0 |
| T88 |
0 |
8728 |
0 |
0 |
| T90 |
0 |
79564 |
0 |
0 |
| T156 |
406516 |
0 |
0 |
0 |
| T157 |
100643 |
0 |
0 |
0 |
| T158 |
147292 |
0 |
0 |
0 |
| T159 |
349660 |
0 |
0 |
0 |
| T160 |
35312 |
0 |
0 |
0 |
| T161 |
525855 |
0 |
0 |
0 |
| T162 |
499152 |
0 |
0 |
0 |
| T163 |
94985 |
0 |
0 |
0 |
| T164 |
79472 |
0 |
0 |
0 |
OupBufWreadyAfterSramRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1706175256 |
709416 |
0 |
0 |
| T1 |
98346 |
0 |
0 |
0 |
| T2 |
66258 |
74 |
0 |
0 |
| T3 |
287728 |
349 |
0 |
0 |
| T4 |
1660 |
0 |
0 |
0 |
| T5 |
2886951 |
540 |
0 |
0 |
| T6 |
1769673 |
363 |
0 |
0 |
| T7 |
409398 |
0 |
0 |
0 |
| T8 |
210963 |
265 |
0 |
0 |
| T9 |
314676 |
315 |
0 |
0 |
| T10 |
147360 |
151 |
0 |
0 |
| T18 |
943812 |
1500 |
0 |
0 |
| T19 |
27176 |
0 |
0 |
0 |
| T30 |
1195564 |
283 |
0 |
0 |
| T31 |
818807 |
781 |
0 |
0 |
| T32 |
0 |
222 |
0 |
0 |
| T33 |
197957 |
49 |
0 |
0 |
| T34 |
0 |
39 |
0 |
0 |
| T38 |
25356 |
0 |
0 |
0 |
| T41 |
262620 |
699 |
0 |
0 |
| T42 |
0 |
82 |
0 |
0 |
| T50 |
132858 |
620 |
0 |
0 |
| T51 |
18059 |
95 |
0 |
0 |
| T56 |
137997 |
32 |
0 |
0 |
| T57 |
0 |
38 |
0 |
0 |
| T67 |
0 |
181 |
0 |
0 |
| T165 |
0 |
189 |
0 |
0 |
SramRvalidAfterRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1706175256 |
709416 |
0 |
0 |
| T1 |
98346 |
0 |
0 |
0 |
| T2 |
66258 |
74 |
0 |
0 |
| T3 |
287728 |
349 |
0 |
0 |
| T4 |
1660 |
0 |
0 |
0 |
| T5 |
2886951 |
540 |
0 |
0 |
| T6 |
1769673 |
363 |
0 |
0 |
| T7 |
409398 |
0 |
0 |
0 |
| T8 |
210963 |
265 |
0 |
0 |
| T9 |
314676 |
315 |
0 |
0 |
| T10 |
147360 |
151 |
0 |
0 |
| T18 |
943812 |
1500 |
0 |
0 |
| T19 |
27176 |
0 |
0 |
0 |
| T30 |
1195564 |
283 |
0 |
0 |
| T31 |
818807 |
781 |
0 |
0 |
| T32 |
0 |
222 |
0 |
0 |
| T33 |
197957 |
49 |
0 |
0 |
| T34 |
0 |
39 |
0 |
0 |
| T38 |
25356 |
0 |
0 |
0 |
| T41 |
262620 |
699 |
0 |
0 |
| T42 |
0 |
82 |
0 |
0 |
| T50 |
132858 |
620 |
0 |
0 |
| T51 |
18059 |
95 |
0 |
0 |
| T56 |
137997 |
32 |
0 |
0 |
| T57 |
0 |
38 |
0 |
0 |
| T67 |
0 |
181 |
0 |
0 |
| T165 |
0 |
189 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 39 | 76.47 |
| Logical | 51 | 39 | 76.47 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T84,T85,T86 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T31,T78 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T31,T78 |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T31,T78 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
162 |
2 |
2 |
100.00 |
| IF |
164 |
2 |
2 |
100.00 |
| IF |
183 |
2 |
2 |
100.00 |
| IF |
191 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Covered |
T1,T2,T3 |
| 1 |
0 |
- |
Covered |
T1,T2,T3 |
| 0 |
- |
1 |
Covered |
T1,T2,T3 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
Assertion Details
MinimalSramAw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
MinimalSramFifoDepth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
NoErr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
426369186 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramReadWhenEmpty_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
349755860 |
0 |
0 |
| T1 |
98346 |
2513 |
0 |
0 |
| T2 |
33129 |
21461 |
0 |
0 |
| T3 |
143864 |
109049 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
553682 |
0 |
0 |
| T7 |
136466 |
105038 |
0 |
0 |
| T8 |
70321 |
55080 |
0 |
0 |
| T9 |
104892 |
81098 |
0 |
0 |
| T10 |
49120 |
37770 |
0 |
0 |
NoSramWriteWhenFull_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
6342693 |
0 |
0 |
| T1 |
98346 |
57283 |
0 |
0 |
| T2 |
33129 |
0 |
0 |
0 |
| T3 |
143864 |
0 |
0 |
0 |
| T4 |
830 |
0 |
0 |
0 |
| T5 |
962317 |
0 |
0 |
0 |
| T6 |
589891 |
0 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
0 |
0 |
0 |
| T9 |
104892 |
0 |
0 |
0 |
| T10 |
49120 |
0 |
0 |
0 |
| T11 |
0 |
54796 |
0 |
0 |
| T31 |
0 |
46274 |
0 |
0 |
| T78 |
0 |
48729 |
0 |
0 |
| T84 |
0 |
22236 |
0 |
0 |
| T85 |
0 |
32789 |
0 |
0 |
| T87 |
0 |
42533 |
0 |
0 |
| T152 |
0 |
6847 |
0 |
0 |
| T166 |
0 |
62765 |
0 |
0 |
| T167 |
0 |
60963 |
0 |
0 |
OupBufWreadyAfterSramRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
195078 |
0 |
0 |
| T1 |
98346 |
276 |
0 |
0 |
| T2 |
33129 |
70 |
0 |
0 |
| T3 |
143864 |
79 |
0 |
0 |
| T4 |
830 |
0 |
0 |
0 |
| T5 |
962317 |
0 |
0 |
0 |
| T6 |
589891 |
72 |
0 |
0 |
| T7 |
136466 |
185 |
0 |
0 |
| T8 |
70321 |
90 |
0 |
0 |
| T9 |
104892 |
110 |
0 |
0 |
| T10 |
49120 |
53 |
0 |
0 |
| T30 |
0 |
57 |
0 |
0 |
| T31 |
0 |
2707 |
0 |
0 |
SramRvalidAfterRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
195078 |
0 |
0 |
| T1 |
98346 |
276 |
0 |
0 |
| T2 |
33129 |
70 |
0 |
0 |
| T3 |
143864 |
79 |
0 |
0 |
| T4 |
830 |
0 |
0 |
0 |
| T5 |
962317 |
0 |
0 |
0 |
| T6 |
589891 |
72 |
0 |
0 |
| T7 |
136466 |
185 |
0 |
0 |
| T8 |
70321 |
90 |
0 |
0 |
| T9 |
104892 |
110 |
0 |
0 |
| T10 |
49120 |
53 |
0 |
0 |
| T30 |
0 |
57 |
0 |
0 |
| T31 |
0 |
2707 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 42 | 82.35 |
| Logical | 51 | 42 | 82.35 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T18,T19 |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T79,T80,T81 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T18,T38 |
| 0 | 1 | Covered | T5,T18,T38 |
| 1 | 0 | Covered | T80,T168,T169 |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T80,T168,T169 |
| 1 | Covered | T5,T18,T38 |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T80,T168,T169 |
| 0 | 1 | Covered | T5,T18,T38 |
| 1 | 0 | Covered | T5,T18,T33 |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T33 |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T18,T38 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T18,T33 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T18,T38 |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T51,T41 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T5,T51,T41 |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T18,T19 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T51,T41 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
162 |
2 |
2 |
100.00 |
| IF |
164 |
2 |
2 |
100.00 |
| IF |
183 |
2 |
2 |
100.00 |
| IF |
191 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T18,T33 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Covered |
T5,T18,T38 |
| 1 |
0 |
- |
Covered |
T5,T18,T38 |
| 0 |
- |
1 |
Covered |
T1,T2,T3 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
Assertion Details
MinimalSramAw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
MinimalSramFifoDepth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
NoErr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
426369186 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramReadWhenEmpty_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
358620190 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
328307 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramWriteWhenFull_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
21120199 |
0 |
0 |
| T5 |
962317 |
543337 |
0 |
0 |
| T6 |
589891 |
0 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
0 |
0 |
0 |
| T9 |
104892 |
0 |
0 |
0 |
| T10 |
49120 |
0 |
0 |
0 |
| T18 |
314604 |
0 |
0 |
0 |
| T19 |
13588 |
0 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T36 |
0 |
452197 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T39 |
0 |
44876 |
0 |
0 |
| T41 |
0 |
32454 |
0 |
0 |
| T43 |
0 |
6977 |
0 |
0 |
| T51 |
0 |
3880 |
0 |
0 |
| T64 |
0 |
21328 |
0 |
0 |
| T79 |
0 |
20365 |
0 |
0 |
| T88 |
0 |
8728 |
0 |
0 |
| T90 |
0 |
79564 |
0 |
0 |
OupBufWreadyAfterSramRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
166158 |
0 |
0 |
| T5 |
962317 |
540 |
0 |
0 |
| T6 |
589891 |
0 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
0 |
0 |
0 |
| T9 |
104892 |
0 |
0 |
0 |
| T10 |
49120 |
0 |
0 |
0 |
| T18 |
314604 |
756 |
0 |
0 |
| T19 |
13588 |
0 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T33 |
0 |
49 |
0 |
0 |
| T34 |
0 |
39 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T41 |
0 |
623 |
0 |
0 |
| T42 |
0 |
82 |
0 |
0 |
| T51 |
0 |
95 |
0 |
0 |
| T56 |
0 |
32 |
0 |
0 |
| T57 |
0 |
38 |
0 |
0 |
| T67 |
0 |
181 |
0 |
0 |
SramRvalidAfterRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
166158 |
0 |
0 |
| T5 |
962317 |
540 |
0 |
0 |
| T6 |
589891 |
0 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
0 |
0 |
0 |
| T9 |
104892 |
0 |
0 |
0 |
| T10 |
49120 |
0 |
0 |
0 |
| T18 |
314604 |
756 |
0 |
0 |
| T19 |
13588 |
0 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T33 |
0 |
49 |
0 |
0 |
| T34 |
0 |
39 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T41 |
0 |
623 |
0 |
0 |
| T42 |
0 |
82 |
0 |
0 |
| T51 |
0 |
95 |
0 |
0 |
| T56 |
0 |
32 |
0 |
0 |
| T57 |
0 |
38 |
0 |
0 |
| T67 |
0 |
181 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 157 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 42 | 82.35 |
| Logical | 51 | 42 | 82.35 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T16 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T11,T87,T85 |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T87,T85 |
| 1 | Covered | T2,T3,T6 |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T11,T87,T85 |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T16 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T15,T16 |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
162 |
2 |
2 |
100.00 |
| IF |
164 |
2 |
2 |
100.00 |
| IF |
183 |
2 |
2 |
100.00 |
| IF |
191 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Covered |
T2,T3,T6 |
| 1 |
0 |
- |
Covered |
T2,T3,T6 |
| 0 |
- |
1 |
Covered |
T1,T2,T3 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
Assertion Details
MinimalSramAw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
MinimalSramFifoDepth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
NoErr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
426369186 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramReadWhenEmpty_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
236178660 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
21936 |
0 |
0 |
| T3 |
143864 |
154631 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
81909 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
29584 |
0 |
0 |
| T9 |
104892 |
44702 |
0 |
0 |
| T10 |
49120 |
20936 |
0 |
0 |
NoSramWriteWhenFull_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
16 |
0 |
0 |
| T15 |
227293 |
8 |
0 |
0 |
| T16 |
0 |
8 |
0 |
0 |
| T156 |
406516 |
0 |
0 |
0 |
| T157 |
100643 |
0 |
0 |
0 |
| T158 |
147292 |
0 |
0 |
0 |
| T159 |
349660 |
0 |
0 |
0 |
| T160 |
35312 |
0 |
0 |
0 |
| T161 |
525855 |
0 |
0 |
0 |
| T162 |
499152 |
0 |
0 |
0 |
| T163 |
94985 |
0 |
0 |
0 |
| T164 |
79472 |
0 |
0 |
0 |
OupBufWreadyAfterSramRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
174443 |
0 |
0 |
| T2 |
33129 |
74 |
0 |
0 |
| T3 |
143864 |
349 |
0 |
0 |
| T4 |
830 |
0 |
0 |
0 |
| T5 |
962317 |
0 |
0 |
0 |
| T6 |
589891 |
363 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
265 |
0 |
0 |
| T9 |
104892 |
315 |
0 |
0 |
| T10 |
49120 |
151 |
0 |
0 |
| T18 |
314604 |
0 |
0 |
0 |
| T30 |
0 |
283 |
0 |
0 |
| T31 |
0 |
781 |
0 |
0 |
| T32 |
0 |
222 |
0 |
0 |
| T165 |
0 |
189 |
0 |
0 |
SramRvalidAfterRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
174443 |
0 |
0 |
| T2 |
33129 |
74 |
0 |
0 |
| T3 |
143864 |
349 |
0 |
0 |
| T4 |
830 |
0 |
0 |
0 |
| T5 |
962317 |
0 |
0 |
0 |
| T6 |
589891 |
363 |
0 |
0 |
| T7 |
136466 |
0 |
0 |
0 |
| T8 |
70321 |
265 |
0 |
0 |
| T9 |
104892 |
315 |
0 |
0 |
| T10 |
49120 |
151 |
0 |
0 |
| T18 |
314604 |
0 |
0 |
0 |
| T30 |
0 |
283 |
0 |
0 |
| T31 |
0 |
781 |
0 |
0 |
| T32 |
0 |
222 |
0 |
0 |
| T165 |
0 |
189 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 44 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 164 | 3 | 3 | 100.00 |
| ALWAYS | 174 | 28 | 28 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
1 |
1 |
| 121 |
1 |
1 |
| 125 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 162 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 167 |
1 |
1 |
| 174 |
1 |
1 |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
| 178 |
1 |
1 |
| 179 |
1 |
1 |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 185 |
1 |
1 |
| 187 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 191 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 212 |
1 |
1 |
| 213 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 220 |
1 |
1 |
| 221 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 228 |
1 |
1 |
| 236 |
1 |
1 |
| 240 |
1 |
1 |
| 244 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 43 | 84.31 |
| Logical | 51 | 43 | 84.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T50,T34,T77 |
| 1 | 1 | Covered | T5,T18,T19 |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T82,T83 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T50,T41 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T18,T50,T41 |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T18,T19,T50 |
| 0 | 1 | Covered | T18,T50,T41 |
| 1 | 0 | Covered | T82,T83 |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T82,T83 |
| 1 | Covered | T18,T19,T50 |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T82,T83 |
| 0 | 1 | Covered | T18,T19,T50 |
| 1 | 0 | Covered | T18,T50,T41 |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T18,T50,T41 |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T18,T50,T41 |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T50,T41 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T18,T19,T50 |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T19,T50 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T18,T19,T50 |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T18,T19,T50 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T18,T19,T50 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
162 |
2 |
2 |
100.00 |
| IF |
164 |
2 |
2 |
100.00 |
| IF |
183 |
2 |
2 |
100.00 |
| IF |
191 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T18,T50,T41 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Covered |
T18,T50,T41 |
| 1 |
0 |
- |
Covered |
T18,T19,T50 |
| 0 |
- |
1 |
Covered |
T1,T2,T3 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
Assertion Details
MinimalSramAw_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
MinimalSramFifoDepth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1291 |
1291 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
NoErr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
426369186 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramReadWhenEmpty_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
391056947 |
0 |
0 |
| T1 |
98346 |
98249 |
0 |
0 |
| T2 |
33129 |
33066 |
0 |
0 |
| T3 |
143864 |
143858 |
0 |
0 |
| T4 |
830 |
731 |
0 |
0 |
| T5 |
962317 |
962261 |
0 |
0 |
| T6 |
589891 |
589815 |
0 |
0 |
| T7 |
136466 |
136384 |
0 |
0 |
| T8 |
70321 |
70240 |
0 |
0 |
| T9 |
104892 |
104802 |
0 |
0 |
| T10 |
49120 |
49050 |
0 |
0 |
NoSramWriteWhenFull_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
579815 |
0 |
0 |
| T18 |
314604 |
407 |
0 |
0 |
| T19 |
13588 |
4 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T31 |
818807 |
0 |
0 |
0 |
| T33 |
197957 |
0 |
0 |
0 |
| T34 |
0 |
7212 |
0 |
0 |
| T36 |
0 |
7887 |
0 |
0 |
| T37 |
0 |
402 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T39 |
0 |
10312 |
0 |
0 |
| T41 |
262620 |
43 |
0 |
0 |
| T50 |
132858 |
2126 |
0 |
0 |
| T51 |
18059 |
0 |
0 |
0 |
| T56 |
137997 |
0 |
0 |
0 |
| T64 |
0 |
34 |
0 |
0 |
| T77 |
0 |
2148 |
0 |
0 |
OupBufWreadyAfterSramRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
173737 |
0 |
0 |
| T18 |
314604 |
744 |
0 |
0 |
| T19 |
13588 |
0 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T31 |
818807 |
0 |
0 |
0 |
| T33 |
197957 |
0 |
0 |
0 |
| T36 |
0 |
3782 |
0 |
0 |
| T37 |
0 |
2356 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T39 |
0 |
3200 |
0 |
0 |
| T41 |
262620 |
76 |
0 |
0 |
| T50 |
132858 |
620 |
0 |
0 |
| T51 |
18059 |
0 |
0 |
0 |
| T56 |
137997 |
0 |
0 |
0 |
| T64 |
0 |
62 |
0 |
0 |
| T77 |
0 |
620 |
0 |
0 |
| T79 |
0 |
62 |
0 |
0 |
| T170 |
0 |
1240 |
0 |
0 |
SramRvalidAfterRead_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
426543814 |
173737 |
0 |
0 |
| T18 |
314604 |
744 |
0 |
0 |
| T19 |
13588 |
0 |
0 |
0 |
| T30 |
597782 |
0 |
0 |
0 |
| T31 |
818807 |
0 |
0 |
0 |
| T33 |
197957 |
0 |
0 |
0 |
| T36 |
0 |
3782 |
0 |
0 |
| T37 |
0 |
2356 |
0 |
0 |
| T38 |
12678 |
0 |
0 |
0 |
| T39 |
0 |
3200 |
0 |
0 |
| T41 |
262620 |
76 |
0 |
0 |
| T50 |
132858 |
620 |
0 |
0 |
| T51 |
18059 |
0 |
0 |
0 |
| T56 |
137997 |
0 |
0 |
0 |
| T64 |
0 |
62 |
0 |
0 |
| T77 |
0 |
620 |
0 |
0 |
| T79 |
0 |
62 |
0 |
0 |
| T170 |
0 |
1240 |
0 |
0 |