Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
502529361 |
0 |
0 |
T1 |
558868 |
10734 |
0 |
0 |
T2 |
98552 |
11228 |
0 |
0 |
T3 |
873496 |
107444 |
0 |
0 |
T4 |
485248 |
53658 |
0 |
0 |
T5 |
1520992 |
156034 |
0 |
0 |
T6 |
819960 |
102368 |
0 |
0 |
T7 |
192232 |
21211 |
0 |
0 |
T8 |
1789024 |
222505 |
0 |
0 |
T9 |
286160 |
33690 |
0 |
0 |
T10 |
1189784 |
145074 |
0 |
0 |
T11 |
0 |
691968 |
0 |
0 |
T12 |
0 |
13008 |
0 |
0 |
T13 |
0 |
137264 |
0 |
0 |
T18 |
0 |
78321 |
0 |
0 |
T20 |
0 |
45199 |
0 |
0 |
T27 |
0 |
60884 |
0 |
0 |
T36 |
0 |
19102 |
0 |
0 |
T39 |
238348 |
57794 |
0 |
0 |
T40 |
0 |
70752 |
0 |
0 |
T42 |
0 |
267 |
0 |
0 |
T157 |
0 |
444998 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1117736 |
1117216 |
0 |
0 |
T2 |
98552 |
97832 |
0 |
0 |
T3 |
873496 |
872976 |
0 |
0 |
T4 |
485248 |
484752 |
0 |
0 |
T5 |
1520992 |
1519728 |
0 |
0 |
T6 |
819960 |
819896 |
0 |
0 |
T7 |
192232 |
191688 |
0 |
0 |
T8 |
1789024 |
1788224 |
0 |
0 |
T9 |
286160 |
285432 |
0 |
0 |
T10 |
1189784 |
1189008 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1117736 |
1117216 |
0 |
0 |
T2 |
98552 |
97832 |
0 |
0 |
T3 |
873496 |
872976 |
0 |
0 |
T4 |
485248 |
484752 |
0 |
0 |
T5 |
1520992 |
1519728 |
0 |
0 |
T6 |
819960 |
819896 |
0 |
0 |
T7 |
192232 |
191688 |
0 |
0 |
T8 |
1789024 |
1788224 |
0 |
0 |
T9 |
286160 |
285432 |
0 |
0 |
T10 |
1189784 |
1189008 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1117736 |
1117216 |
0 |
0 |
T2 |
98552 |
97832 |
0 |
0 |
T3 |
873496 |
872976 |
0 |
0 |
T4 |
485248 |
484752 |
0 |
0 |
T5 |
1520992 |
1519728 |
0 |
0 |
T6 |
819960 |
819896 |
0 |
0 |
T7 |
192232 |
191688 |
0 |
0 |
T8 |
1789024 |
1788224 |
0 |
0 |
T9 |
286160 |
285432 |
0 |
0 |
T10 |
1189784 |
1189008 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
502529361 |
0 |
0 |
T1 |
558868 |
10734 |
0 |
0 |
T2 |
98552 |
11228 |
0 |
0 |
T3 |
873496 |
107444 |
0 |
0 |
T4 |
485248 |
53658 |
0 |
0 |
T5 |
1520992 |
156034 |
0 |
0 |
T6 |
819960 |
102368 |
0 |
0 |
T7 |
192232 |
21211 |
0 |
0 |
T8 |
1789024 |
222505 |
0 |
0 |
T9 |
286160 |
33690 |
0 |
0 |
T10 |
1189784 |
145074 |
0 |
0 |
T11 |
0 |
691968 |
0 |
0 |
T12 |
0 |
13008 |
0 |
0 |
T13 |
0 |
137264 |
0 |
0 |
T18 |
0 |
78321 |
0 |
0 |
T20 |
0 |
45199 |
0 |
0 |
T27 |
0 |
60884 |
0 |
0 |
T36 |
0 |
19102 |
0 |
0 |
T39 |
238348 |
57794 |
0 |
0 |
T40 |
0 |
70752 |
0 |
0 |
T42 |
0 |
267 |
0 |
0 |
T157 |
0 |
444998 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T7,T8,T41 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T41 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
201392 |
0 |
0 |
T2 |
12319 |
2 |
0 |
0 |
T3 |
109187 |
87 |
0 |
0 |
T4 |
60656 |
144 |
0 |
0 |
T5 |
190124 |
126 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
109 |
0 |
0 |
T8 |
223628 |
454 |
0 |
0 |
T9 |
35770 |
55 |
0 |
0 |
T10 |
148723 |
22 |
0 |
0 |
T39 |
59587 |
20 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
201392 |
0 |
0 |
T2 |
12319 |
2 |
0 |
0 |
T3 |
109187 |
87 |
0 |
0 |
T4 |
60656 |
144 |
0 |
0 |
T5 |
190124 |
126 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
109 |
0 |
0 |
T8 |
223628 |
454 |
0 |
0 |
T9 |
35770 |
55 |
0 |
0 |
T10 |
148723 |
22 |
0 |
0 |
T39 |
59587 |
20 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T90,T122,T158 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T90,T122,T158 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
386946 |
0 |
0 |
T2 |
12319 |
64 |
0 |
0 |
T3 |
109187 |
587 |
0 |
0 |
T4 |
60656 |
141 |
0 |
0 |
T5 |
190124 |
831 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
640 |
0 |
0 |
T9 |
35770 |
107 |
0 |
0 |
T10 |
148723 |
704 |
0 |
0 |
T39 |
59587 |
286 |
0 |
0 |
T40 |
0 |
53 |
0 |
0 |
T42 |
0 |
267 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
386946 |
0 |
0 |
T2 |
12319 |
64 |
0 |
0 |
T3 |
109187 |
587 |
0 |
0 |
T4 |
60656 |
141 |
0 |
0 |
T5 |
190124 |
831 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
640 |
0 |
0 |
T9 |
35770 |
107 |
0 |
0 |
T10 |
148723 |
704 |
0 |
0 |
T39 |
59587 |
286 |
0 |
0 |
T40 |
0 |
53 |
0 |
0 |
T42 |
0 |
267 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T11,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T11,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T18,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T11,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T11,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T11,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T18,T13 |
1 | 0 | Covered | T1,T11,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T11,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T11,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T11,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T11,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
278360 |
0 |
0 |
T1 |
139717 |
310 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
289 |
0 |
0 |
T12 |
0 |
55 |
0 |
0 |
T13 |
0 |
431 |
0 |
0 |
T14 |
0 |
139 |
0 |
0 |
T18 |
0 |
206 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T36 |
0 |
123 |
0 |
0 |
T37 |
0 |
203 |
0 |
0 |
T38 |
0 |
225 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
278360 |
0 |
0 |
T1 |
139717 |
310 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
289 |
0 |
0 |
T12 |
0 |
55 |
0 |
0 |
T13 |
0 |
431 |
0 |
0 |
T14 |
0 |
139 |
0 |
0 |
T18 |
0 |
206 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T36 |
0 |
123 |
0 |
0 |
T37 |
0 |
203 |
0 |
0 |
T38 |
0 |
225 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T11,T13,T159 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T159 |
1 | 0 | Covered | T1,T6,T11 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
247400 |
0 |
0 |
T1 |
139717 |
507 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
405 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
377 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
597 |
0 |
0 |
T18 |
0 |
386 |
0 |
0 |
T20 |
0 |
281 |
0 |
0 |
T27 |
0 |
446 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T157 |
0 |
177 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
247400 |
0 |
0 |
T1 |
139717 |
507 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
405 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
377 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T13 |
0 |
597 |
0 |
0 |
T18 |
0 |
386 |
0 |
0 |
T20 |
0 |
281 |
0 |
0 |
T27 |
0 |
446 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T157 |
0 |
177 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
41688282 |
0 |
0 |
T2 |
12319 |
10777 |
0 |
0 |
T3 |
109187 |
3860 |
0 |
0 |
T4 |
60656 |
4596 |
0 |
0 |
T5 |
190124 |
33108 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
18746 |
0 |
0 |
T9 |
35770 |
707 |
0 |
0 |
T10 |
148723 |
142511 |
0 |
0 |
T39 |
59587 |
6458 |
0 |
0 |
T40 |
0 |
1487 |
0 |
0 |
T42 |
0 |
7236 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
41688282 |
0 |
0 |
T2 |
12319 |
10777 |
0 |
0 |
T3 |
109187 |
3860 |
0 |
0 |
T4 |
60656 |
4596 |
0 |
0 |
T5 |
190124 |
33108 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
18746 |
0 |
0 |
T9 |
35770 |
707 |
0 |
0 |
T10 |
148723 |
142511 |
0 |
0 |
T39 |
59587 |
6458 |
0 |
0 |
T40 |
0 |
1487 |
0 |
0 |
T42 |
0 |
7236 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T11,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T11,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T11,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T11,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T11,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T11,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T11,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T11,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T11,T18 |
1 | 0 | Covered | T1,T11,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T11,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T11,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T11,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T11,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
105436436 |
0 |
0 |
T1 |
139717 |
137677 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
714028 |
0 |
0 |
T12 |
0 |
10944 |
0 |
0 |
T13 |
0 |
223306 |
0 |
0 |
T14 |
0 |
22721 |
0 |
0 |
T18 |
0 |
114954 |
0 |
0 |
T27 |
0 |
21874 |
0 |
0 |
T36 |
0 |
20999 |
0 |
0 |
T37 |
0 |
76366 |
0 |
0 |
T38 |
0 |
38308 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
105436436 |
0 |
0 |
T1 |
139717 |
137677 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
714028 |
0 |
0 |
T12 |
0 |
10944 |
0 |
0 |
T13 |
0 |
223306 |
0 |
0 |
T14 |
0 |
22721 |
0 |
0 |
T18 |
0 |
114954 |
0 |
0 |
T27 |
0 |
21874 |
0 |
0 |
T36 |
0 |
20999 |
0 |
0 |
T37 |
0 |
76366 |
0 |
0 |
T38 |
0 |
38308 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T43,T44 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
152007884 |
0 |
0 |
T2 |
12319 |
11162 |
0 |
0 |
T3 |
109187 |
106770 |
0 |
0 |
T4 |
60656 |
53373 |
0 |
0 |
T5 |
190124 |
155077 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
21102 |
0 |
0 |
T8 |
223628 |
221411 |
0 |
0 |
T9 |
35770 |
33528 |
0 |
0 |
T10 |
148723 |
144348 |
0 |
0 |
T39 |
59587 |
57488 |
0 |
0 |
T40 |
0 |
70689 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
152007884 |
0 |
0 |
T2 |
12319 |
11162 |
0 |
0 |
T3 |
109187 |
106770 |
0 |
0 |
T4 |
60656 |
53373 |
0 |
0 |
T5 |
190124 |
155077 |
0 |
0 |
T6 |
102495 |
0 |
0 |
0 |
T7 |
24029 |
21102 |
0 |
0 |
T8 |
223628 |
221411 |
0 |
0 |
T9 |
35770 |
33528 |
0 |
0 |
T10 |
148723 |
144348 |
0 |
0 |
T39 |
59587 |
57488 |
0 |
0 |
T40 |
0 |
70689 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T18,T160,T93 |
1 | 0 | 1 | Covered | T1,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T11 |
1 | 0 | Covered | T1,T6,T11 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
202282661 |
0 |
0 |
T1 |
139717 |
10227 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
101963 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
691591 |
0 |
0 |
T12 |
0 |
12936 |
0 |
0 |
T13 |
0 |
136667 |
0 |
0 |
T18 |
0 |
77935 |
0 |
0 |
T20 |
0 |
44918 |
0 |
0 |
T27 |
0 |
60438 |
0 |
0 |
T36 |
0 |
19091 |
0 |
0 |
T157 |
0 |
444821 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
411030037 |
0 |
0 |
T1 |
139717 |
139652 |
0 |
0 |
T2 |
12319 |
12229 |
0 |
0 |
T3 |
109187 |
109122 |
0 |
0 |
T4 |
60656 |
60594 |
0 |
0 |
T5 |
190124 |
189966 |
0 |
0 |
T6 |
102495 |
102487 |
0 |
0 |
T7 |
24029 |
23961 |
0 |
0 |
T8 |
223628 |
223528 |
0 |
0 |
T9 |
35770 |
35679 |
0 |
0 |
T10 |
148723 |
148626 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
411210451 |
202282661 |
0 |
0 |
T1 |
139717 |
10227 |
0 |
0 |
T2 |
12319 |
0 |
0 |
0 |
T3 |
109187 |
0 |
0 |
0 |
T4 |
60656 |
0 |
0 |
0 |
T5 |
190124 |
0 |
0 |
0 |
T6 |
102495 |
101963 |
0 |
0 |
T7 |
24029 |
0 |
0 |
0 |
T8 |
223628 |
0 |
0 |
0 |
T9 |
35770 |
0 |
0 |
0 |
T10 |
148723 |
0 |
0 |
0 |
T11 |
0 |
691591 |
0 |
0 |
T12 |
0 |
12936 |
0 |
0 |
T13 |
0 |
136667 |
0 |
0 |
T18 |
0 |
77935 |
0 |
0 |
T20 |
0 |
44918 |
0 |
0 |
T27 |
0 |
60438 |
0 |
0 |
T36 |
0 |
19091 |
0 |
0 |
T157 |
0 |
444821 |
0 |
0 |