Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_onehot_check
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_onehot_check_0/rtl/prim_onehot_check.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check 100.00 100.00



Module Instance : tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_reg_we_check


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_onehot_check
TotalCoveredPercent
Totals 5 5 100.00
Total Bits 56 56 100.00
Total Bits 0->1 28 28 100.00
Total Bits 1->0 28 28 100.00

Ports 5 5 100.00
Port Bits 56 56 100.00
Port Bits 0->1 28 28 100.00
Port Bits 1->0 28 28 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T17,T18,T24 Yes T1,T2,T3 INPUT
oh_i[4:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
oh_i[6:5] Unreachable Unreachable Unreachable INPUT
oh_i[10:7] Yes Yes T1,T8,T9 Yes T1,T8,T9 INPUT
oh_i[12:11] Unreachable Unreachable Unreachable INPUT
oh_i[13] Yes Yes *T7,*T96,*T97 Yes T7,T96,T97 INPUT
oh_i[14] Unreachable Unreachable Unreachable INPUT
oh_i[21:15] Yes Yes *T1,T2,T3 Yes T1,T2,T3 INPUT
oh_i[22] Unreachable Unreachable Unreachable INPUT
oh_i[25:23] Yes Yes *T5,*T42,*T48 Yes T5,T42,T48 INPUT
oh_i[26] Unreachable Unreachable Unreachable INPUT
oh_i[27] Yes Yes *T5,*T43,*T44 Yes T5,T43,T44 INPUT
oh_i[28] Unreachable Unreachable Unreachable INPUT
oh_i[31:29] Yes Yes T14,T22,T23 Yes T14,T22,T23 INPUT
addr_i[4:0] Unreachable Unreachable Unreachable INPUT
en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
err_o Yes Yes T180,T181,T182 Yes T180,T181,T182 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%