Summary for Variable cp_intr
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
15 |
0 |
15 |
100.00 |
User Defined Bins for cp_intr
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[1] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[2] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[3] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[4] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[5] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[6] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[7] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[8] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[9] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[10] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[11] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[12] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[13] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
all_values[14] |
332 |
1 |
|
|
T1 |
8 |
|
T2 |
5 |
|
T3 |
5 |
Summary for Variable cp_intr_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3293 |
1 |
|
|
T1 |
71 |
|
T2 |
55 |
|
T3 |
53 |
auto[1] |
1687 |
1 |
|
|
T1 |
49 |
|
T2 |
20 |
|
T3 |
22 |
Summary for Variable cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_state
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1084 |
1 |
|
|
T1 |
7 |
|
T2 |
27 |
|
T3 |
18 |
auto[1] |
3896 |
1 |
|
|
T1 |
113 |
|
T2 |
48 |
|
T3 |
57 |
Summary for Cross intr_cg_cc
Samples crossed: cp_intr cp_intr_en cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
60 |
15 |
45 |
75.00 |
15 |
Automatically Generated Cross Bins for intr_cg_cc
Element holes
cp_intr | cp_intr_en | cp_intr_state | COUNT | AT LEAST | NUMBER | STATUS |
* |
[auto[1]] |
[auto[0]] |
-- |
-- |
15 |
|
Covered bins
cp_intr | cp_intr_en | cp_intr_state | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
auto[0] |
auto[0] |
75 |
1 |
|
|
T21 |
1 |
|
T35 |
2 |
|
T27 |
5 |
all_values[0] |
auto[0] |
auto[1] |
149 |
1 |
|
|
T1 |
3 |
|
T2 |
4 |
|
T3 |
4 |
all_values[0] |
auto[1] |
auto[1] |
108 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
1 |
all_values[1] |
auto[0] |
auto[0] |
58 |
1 |
|
|
T1 |
1 |
|
T11 |
1 |
|
T15 |
1 |
all_values[1] |
auto[0] |
auto[1] |
170 |
1 |
|
|
T1 |
5 |
|
T2 |
4 |
|
T3 |
2 |
all_values[1] |
auto[1] |
auto[1] |
104 |
1 |
|
|
T1 |
2 |
|
T2 |
1 |
|
T3 |
3 |
all_values[2] |
auto[0] |
auto[0] |
60 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T11 |
1 |
all_values[2] |
auto[0] |
auto[1] |
161 |
1 |
|
|
T1 |
6 |
|
T2 |
2 |
|
T3 |
2 |
all_values[2] |
auto[1] |
auto[1] |
111 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
all_values[3] |
auto[0] |
auto[0] |
73 |
1 |
|
|
T13 |
1 |
|
T27 |
2 |
|
T31 |
2 |
all_values[3] |
auto[0] |
auto[1] |
131 |
1 |
|
|
T1 |
6 |
|
T2 |
3 |
|
T3 |
4 |
all_values[3] |
auto[1] |
auto[1] |
128 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
all_values[4] |
auto[0] |
auto[0] |
59 |
1 |
|
|
T3 |
1 |
|
T35 |
1 |
|
T31 |
1 |
all_values[4] |
auto[0] |
auto[1] |
173 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
all_values[4] |
auto[1] |
auto[1] |
100 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
1 |
all_values[5] |
auto[0] |
auto[0] |
79 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
1 |
all_values[5] |
auto[0] |
auto[1] |
144 |
1 |
|
|
T1 |
6 |
|
T3 |
3 |
|
T11 |
4 |
all_values[5] |
auto[1] |
auto[1] |
109 |
1 |
|
|
T1 |
1 |
|
T3 |
1 |
|
T11 |
2 |
all_values[6] |
auto[0] |
auto[0] |
80 |
1 |
|
|
T1 |
2 |
|
T12 |
1 |
|
T13 |
2 |
all_values[6] |
auto[0] |
auto[1] |
149 |
1 |
|
|
T1 |
6 |
|
T2 |
3 |
|
T3 |
3 |
all_values[6] |
auto[1] |
auto[1] |
103 |
1 |
|
|
T2 |
2 |
|
T3 |
2 |
|
T11 |
2 |
all_values[7] |
auto[0] |
auto[0] |
66 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T11 |
5 |
all_values[7] |
auto[0] |
auto[1] |
141 |
1 |
|
|
T1 |
1 |
|
T3 |
3 |
|
T11 |
3 |
all_values[7] |
auto[1] |
auto[1] |
125 |
1 |
|
|
T1 |
6 |
|
T3 |
2 |
|
T12 |
6 |
all_values[8] |
auto[0] |
auto[0] |
93 |
1 |
|
|
T3 |
2 |
|
T11 |
1 |
|
T13 |
1 |
all_values[8] |
auto[0] |
auto[1] |
134 |
1 |
|
|
T1 |
6 |
|
T2 |
3 |
|
T3 |
3 |
all_values[8] |
auto[1] |
auto[1] |
105 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T11 |
3 |
all_values[9] |
auto[0] |
auto[0] |
75 |
1 |
|
|
T2 |
5 |
|
T3 |
1 |
|
T12 |
2 |
all_values[9] |
auto[0] |
auto[1] |
128 |
1 |
|
|
T1 |
2 |
|
T3 |
1 |
|
T11 |
3 |
all_values[9] |
auto[1] |
auto[1] |
129 |
1 |
|
|
T1 |
6 |
|
T3 |
3 |
|
T11 |
5 |
all_values[10] |
auto[0] |
auto[0] |
75 |
1 |
|
|
T1 |
1 |
|
T12 |
3 |
|
T21 |
1 |
all_values[10] |
auto[0] |
auto[1] |
153 |
1 |
|
|
T1 |
3 |
|
T2 |
2 |
|
T3 |
4 |
all_values[10] |
auto[1] |
auto[1] |
104 |
1 |
|
|
T1 |
4 |
|
T2 |
3 |
|
T3 |
1 |
all_values[11] |
auto[0] |
auto[0] |
65 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
all_values[11] |
auto[0] |
auto[1] |
156 |
1 |
|
|
T1 |
4 |
|
T2 |
3 |
|
T3 |
2 |
all_values[11] |
auto[1] |
auto[1] |
111 |
1 |
|
|
T1 |
4 |
|
T2 |
2 |
|
T3 |
2 |
all_values[12] |
auto[0] |
auto[0] |
88 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
all_values[12] |
auto[0] |
auto[1] |
149 |
1 |
|
|
T1 |
4 |
|
T11 |
5 |
|
T12 |
3 |
all_values[12] |
auto[1] |
auto[1] |
95 |
1 |
|
|
T1 |
3 |
|
T11 |
2 |
|
T12 |
3 |
all_values[13] |
auto[0] |
auto[0] |
69 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T21 |
2 |
all_values[13] |
auto[0] |
auto[1] |
134 |
1 |
|
|
T1 |
4 |
|
T2 |
1 |
|
T3 |
1 |
all_values[13] |
auto[1] |
auto[1] |
129 |
1 |
|
|
T1 |
4 |
|
T2 |
3 |
|
T3 |
3 |
all_values[14] |
auto[0] |
auto[0] |
69 |
1 |
|
|
T2 |
5 |
|
T3 |
5 |
|
T11 |
1 |
all_values[14] |
auto[0] |
auto[1] |
137 |
1 |
|
|
T1 |
5 |
|
T11 |
2 |
|
T12 |
7 |
all_values[14] |
auto[1] |
auto[1] |
126 |
1 |
|
|
T1 |
3 |
|
T11 |
5 |
|
T12 |
1 |