Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.91 100.00 72.73 90.91 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.12 100.00 76.47 100.00 100.00 u_rx_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 88.21 100.00 80.00 84.62



Module Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 81.82 95.45 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.63 100.00 74.51 100.00 100.00 u_fmt_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 94.10 100.00 90.00 92.31



Module Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 81.82 95.45 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.63 100.00 74.51 100.00 100.00 u_tx_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 94.10 100.00 90.00 92.31



Module Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 81.82 95.45 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.12 100.00 76.47 100.00 100.00 u_acq_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 94.10 100.00 90.00 92.31



Module Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.16 100.00 88.64 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.63 100.00 74.51 100.00 100.00 u_fmt_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.16 100.00 88.64 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.12 100.00 76.47 100.00 100.00 u_rx_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.16 100.00 88.64 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.63 100.00 74.51 100.00 100.00 u_tx_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00



Module Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.12 100.00 76.47 100.00 100.00 u_acq_fifo_sram_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Line Coverage for Module : prim_fifo_sync
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Module : prim_fifo_sync
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T3

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Module : prim_fifo_sync
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_fifo_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2147483647 415291487 0 0
DepthKnown_A 2147483647 2147483647 0 0
RvalidKnown_A 2147483647 2147483647 0 0
WreadyKnown_A 2147483647 2147483647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 2147483647 415291487 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 415291487 0 0
T1 568720 136159 0 0
T2 36560 1051 0 0
T3 521592 33448 0 0
T4 69152 3131 0 0
T5 228040 15656 0 0
T6 743136 87550 0 0
T7 77832 4911 0 0
T8 274176 31557 0 0
T9 92888 10342 0 0
T10 183536 1180 0 0
T11 29660 2175 0 0
T18 0 197932 0 0
T19 0 33 0 0
T41 0 9100 0 0
T42 0 2647 0 0
T43 0 315082 0 0
T44 0 29595 0 0
T50 0 53436 0 0
T53 0 43 0 0
T60 400020 50946 0 0
T174 0 22956 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 1137440 1137000 0 0
T2 73120 69384 0 0
T3 521592 520936 0 0
T4 69152 67672 0 0
T5 228040 227464 0 0
T6 743136 742704 0 0
T7 77832 76568 0 0
T8 274176 273488 0 0
T9 92888 92296 0 0
T10 183536 182832 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 1137440 1137000 0 0
T2 73120 69384 0 0
T3 521592 520936 0 0
T4 69152 67672 0 0
T5 228040 227464 0 0
T6 743136 742704 0 0
T7 77832 76568 0 0
T8 274176 273488 0 0
T9 92888 92296 0 0
T10 183536 182832 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 1137440 1137000 0 0
T2 73120 69384 0 0
T3 521592 520936 0 0
T4 69152 67672 0 0
T5 228040 227464 0 0
T6 743136 742704 0 0
T7 77832 76568 0 0
T8 274176 273488 0 0
T9 92888 92296 0 0
T10 183536 182832 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 415291487 0 0
T1 568720 136159 0 0
T2 36560 1051 0 0
T3 521592 33448 0 0
T4 69152 3131 0 0
T5 228040 15656 0 0
T6 743136 87550 0 0
T7 77832 4911 0 0
T8 274176 31557 0 0
T9 92888 10342 0 0
T10 183536 1180 0 0
T11 29660 2175 0 0
T18 0 197932 0 0
T19 0 33 0 0
T41 0 9100 0 0
T42 0 2647 0 0
T43 0 315082 0 0
T44 0 29595 0 0
T50 0 53436 0 0
T53 0 43 0 0
T60 400020 50946 0 0
T174 0 22956 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
TotalCoveredPercent
Conditions241666.67
Logical241666.67
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T7

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T4,T7

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10CoveredT1,T4,T7
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 201658 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 201658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 201658 0 0
T1 142180 683 0 0
T2 9140 0 0 0
T3 65199 0 0 0
T4 8644 13 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 27 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 5 0 0
T19 0 33 0 0
T26 0 768 0 0
T41 0 35 0 0
T42 0 10 0 0
T43 0 832 0 0
T75 0 896 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 201658 0 0
T1 142180 683 0 0
T2 9140 0 0 0
T3 65199 0 0 0
T4 8644 13 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 27 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 5 0 0
T19 0 33 0 0
T26 0 768 0 0
T41 0 35 0 0
T42 0 10 0 0
T43 0 832 0 0
T75 0 896 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT43,T26,T20
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT43,T26,T20
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 206860 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 206860 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 206860 0 0
T1 142180 110 0 0
T2 9140 20 0 0
T3 65199 0 0 0
T4 8644 7 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 7 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 8 0 0
T18 0 985 0 0
T41 0 6 0 0
T42 0 2 0 0
T43 0 872 0 0
T44 0 147 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 206860 0 0
T1 142180 110 0 0
T2 9140 20 0 0
T3 65199 0 0 0
T4 8644 7 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 7 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 8 0 0
T18 0 985 0 0
T41 0 6 0 0
T42 0 2 0 0
T43 0 872 0 0
T44 0 147 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T5,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T5,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT71,T61,T62
110Not Covered
111CoveredT3,T5,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T5,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT71,T61,T62
10CoveredT3,T5,T8
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T5,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T5,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 159307 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 159307 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 159307 0 0
T3 65199 157 0 0
T4 8644 0 0 0
T5 28505 76 0 0
T6 92892 0 0 0
T7 9729 0 0 0
T8 34272 33 0 0
T9 11611 64 0 0
T10 22942 49 0 0
T11 7415 0 0 0
T45 0 114 0 0
T46 0 142 0 0
T53 0 11 0 0
T60 100005 149 0 0
T67 0 341 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 159307 0 0
T3 65199 157 0 0
T4 8644 0 0 0
T5 28505 76 0 0
T6 92892 0 0 0
T7 9729 0 0 0
T8 34272 33 0 0
T9 11611 64 0 0
T10 22942 49 0 0
T11 7415 0 0 0
T45 0 114 0 0
T46 0 142 0 0
T53 0 11 0 0
T60 100005 149 0 0
T67 0 341 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT185,T186,T187
110Not Covered
111CoveredT3,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT185,T186,T187
10CoveredT3,T5,T6
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T5,T6
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 324155 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 324155 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 324155 0 0
T3 65199 198 0 0
T4 8644 0 0 0
T5 28505 148 0 0
T6 92892 277 0 0
T7 9729 0 0 0
T8 34272 23 0 0
T9 11611 2 0 0
T10 22942 2 0 0
T11 7415 0 0 0
T50 0 268 0 0
T53 0 2 0 0
T60 100005 153 0 0
T174 0 157 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 324155 0 0
T3 65199 198 0 0
T4 8644 0 0 0
T5 28505 148 0 0
T6 92892 277 0 0
T7 9729 0 0 0
T8 34272 23 0 0
T9 11611 2 0 0
T10 22942 2 0 0
T11 7415 0 0 0
T50 0 268 0 0
T53 0 2 0 0
T60 100005 153 0 0
T174 0 157 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T4,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 123964505 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 123964505 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 123964505 0 0
T1 142180 135366 0 0
T2 9140 1031 0 0
T3 65199 0 0 0
T4 8644 3111 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 4877 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 2162 0 0
T18 0 196947 0 0
T41 0 9059 0 0
T42 0 2635 0 0
T43 0 313378 0 0
T44 0 29448 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 123964505 0 0
T1 142180 135366 0 0
T2 9140 1031 0 0
T3 65199 0 0 0
T4 8644 3111 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 4877 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 2162 0 0
T18 0 196947 0 0
T41 0 9059 0 0
T42 0 2635 0 0
T43 0 313378 0 0
T44 0 29448 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT43,T26,T75
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T7
110Not Covered
111CoveredT1,T4,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T7

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT43,T26,T75
10CoveredT1,T2,T3
11CoveredT1,T4,T7

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T4,T7
10CoveredT1,T4,T7
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 26324766 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 26324766 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 26324766 0 0
T1 142180 15282 0 0
T2 9140 0 0 0
T3 65199 0 0 0
T4 8644 397 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 157 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 27 0 0
T19 0 769 0 0
T26 0 149183 0 0
T41 0 1194 0 0
T42 0 200 0 0
T43 0 158873 0 0
T75 0 182321 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 26324766 0 0
T1 142180 15282 0 0
T2 9140 0 0 0
T3 65199 0 0 0
T4 8644 397 0 0
T5 28505 0 0 0
T6 92892 0 0 0
T7 9729 157 0 0
T8 34272 0 0 0
T9 11611 0 0 0
T10 22942 0 0 0
T11 0 27 0 0
T19 0 769 0 0
T26 0 149183 0 0
T41 0 1194 0 0
T42 0 200 0 0
T43 0 158873 0 0
T75 0 182321 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T5,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T5,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T8
110Not Covered
111CoveredT3,T5,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT1,T2,T3
11CoveredT3,T5,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT3,T5,T8
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T5,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T5,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 31994233 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 31994233 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 31994233 0 0
T3 65199 28554 0 0
T4 8644 0 0 0
T5 28505 9307 0 0
T6 92892 0 0 0
T7 9729 0 0 0
T8 34272 29503 0 0
T9 11611 10270 0 0
T10 22942 8472 0 0
T11 7415 0 0 0
T45 0 23966 0 0
T46 0 19663 0 0
T53 0 1925 0 0
T60 100005 27018 0 0
T67 0 40898 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 31994233 0 0
T3 65199 28554 0 0
T4 8644 0 0 0
T5 28505 9307 0 0
T6 92892 0 0 0
T7 9729 0 0 0
T8 34272 29503 0 0
T9 11611 10270 0 0
T10 22942 8472 0 0
T11 7415 0 0 0
T45 0 23966 0 0
T46 0 19663 0 0
T53 0 1925 0 0
T60 100005 27018 0 0
T67 0 40898 0 0

Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT188,T189,T190
101CoveredT3,T5,T6
110Not Covered
111CoveredT3,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT1,T2,T3
11CoveredT3,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT3,T5,T6
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (13'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T5,T6
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 396360503 232116003 0 0
DepthKnown_A 396360503 396196188 0 0
RvalidKnown_A 396360503 396196188 0 0
WreadyKnown_A 396360503 396196188 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 396360503 232116003 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 232116003 0 0
T3 65199 33250 0 0
T4 8644 0 0 0
T5 28505 15508 0 0
T6 92892 87273 0 0
T7 9729 0 0 0
T8 34272 31534 0 0
T9 11611 10340 0 0
T10 22942 1178 0 0
T11 7415 0 0 0
T50 0 53168 0 0
T53 0 41 0 0
T60 100005 50793 0 0
T174 0 22799 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 396196188 0 0
T1 142180 142125 0 0
T2 9140 8673 0 0
T3 65199 65117 0 0
T4 8644 8459 0 0
T5 28505 28433 0 0
T6 92892 92838 0 0
T7 9729 9571 0 0
T8 34272 34186 0 0
T9 11611 11537 0 0
T10 22942 22854 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 396360503 232116003 0 0
T3 65199 33250 0 0
T4 8644 0 0 0
T5 28505 15508 0 0
T6 92892 87273 0 0
T7 9729 0 0 0
T8 34272 31534 0 0
T9 11611 10340 0 0
T10 22942 1178 0 0
T11 7415 0 0 0
T50 0 53168 0 0
T53 0 41 0 0
T60 100005 50793 0 0
T174 0 22799 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%