Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_reg_we_check


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_onehot_check
TotalCoveredPercent
Totals 5 5 100.00
Total Bits 56 56 100.00
Total Bits 0->1 28 28 100.00
Total Bits 1->0 28 28 100.00

Ports 5 5 100.00
Port Bits 56 56 100.00
Port Bits 0->1 28 28 100.00
Port Bits 1->0 28 28 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T2,T83,T16 Yes T1,T2,T3 INPUT
oh_i[4:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
oh_i[6:5] Unreachable Unreachable Unreachable INPUT
oh_i[10:7] Yes Yes T1,T2,T83 Yes T1,T2,T83 INPUT
oh_i[12:11] Unreachable Unreachable Unreachable INPUT
oh_i[13] Yes Yes *T83,*T78,*T79 Yes T83,T78,T79 INPUT
oh_i[14] Unreachable Unreachable Unreachable INPUT
oh_i[21:15] Yes Yes *T1,*T2,T3 Yes T1,T2,T3 INPUT
oh_i[22] Unreachable Unreachable Unreachable INPUT
oh_i[25:23] Yes Yes *T3,*T4,*T5 Yes T3,T4,T5 INPUT
oh_i[26] Unreachable Unreachable Unreachable INPUT
oh_i[27] Yes Yes *T4,*T5,*T7 Yes T4,T5,T7 INPUT
oh_i[28] Unreachable Unreachable Unreachable INPUT
oh_i[31:29] Yes Yes T83,T13,T175 Yes T83,T13,T175 INPUT
addr_i[4:0] Unreachable Unreachable Unreachable INPUT
en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
err_o Yes Yes T83,T175,T205 Yes T83,T175,T205 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%