Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
886 |
886 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28012983 |
27848107 |
0 |
0 |
| T1 |
11109 |
11051 |
0 |
0 |
| T2 |
4461 |
4379 |
0 |
0 |
| T3 |
4989 |
4924 |
0 |
0 |
| T13 |
7613 |
7419 |
0 |
0 |
| T14 |
53712 |
53558 |
0 |
0 |
| T15 |
3864 |
3789 |
0 |
0 |
| T16 |
13112 |
12998 |
0 |
0 |
| T17 |
3976 |
3833 |
0 |
0 |
| T18 |
14724 |
14582 |
0 |
0 |
| T19 |
6173 |
6077 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28012983 |
27840562 |
0 |
2658 |
| T1 |
11109 |
11048 |
0 |
3 |
| T2 |
4461 |
4376 |
0 |
3 |
| T3 |
4989 |
4921 |
0 |
3 |
| T13 |
7613 |
7413 |
0 |
3 |
| T14 |
53712 |
53552 |
0 |
3 |
| T15 |
3864 |
3786 |
0 |
3 |
| T16 |
13112 |
12965 |
0 |
3 |
| T17 |
3976 |
3827 |
0 |
3 |
| T18 |
14724 |
14576 |
0 |
3 |
| T19 |
6173 |
6074 |
0 |
3 |