Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27079116 |
26930497 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27079116 |
26930497 |
0 |
0 |
T1 |
5111 |
5021 |
0 |
0 |
T2 |
77723 |
77068 |
0 |
0 |
T3 |
4746 |
4677 |
0 |
0 |
T4 |
3717 |
3643 |
0 |
0 |
T13 |
15388 |
15311 |
0 |
0 |
T14 |
8524 |
8377 |
0 |
0 |
T15 |
5147 |
5096 |
0 |
0 |
T16 |
4444 |
4390 |
0 |
0 |
T17 |
3335 |
3281 |
0 |
0 |
T18 |
17938 |
17839 |
0 |
0 |