Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
889 |
889 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27079116 |
26930497 |
0 |
0 |
| T1 |
5111 |
5021 |
0 |
0 |
| T2 |
77723 |
77068 |
0 |
0 |
| T3 |
4746 |
4677 |
0 |
0 |
| T4 |
3717 |
3643 |
0 |
0 |
| T13 |
15388 |
15311 |
0 |
0 |
| T14 |
8524 |
8377 |
0 |
0 |
| T15 |
5147 |
5096 |
0 |
0 |
| T16 |
4444 |
4390 |
0 |
0 |
| T17 |
3335 |
3281 |
0 |
0 |
| T18 |
17938 |
17839 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27079116 |
26923705 |
0 |
2667 |
| T1 |
5111 |
5018 |
0 |
3 |
| T2 |
77723 |
77041 |
0 |
3 |
| T3 |
4746 |
4674 |
0 |
3 |
| T4 |
3717 |
3640 |
0 |
3 |
| T13 |
15388 |
15308 |
0 |
3 |
| T14 |
8524 |
8371 |
0 |
3 |
| T15 |
5147 |
5093 |
0 |
3 |
| T16 |
4444 |
4387 |
0 |
3 |
| T17 |
3335 |
3278 |
0 |
3 |
| T18 |
17938 |
17836 |
0 |
3 |