Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27461226 |
27313353 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27461226 |
27313353 |
0 |
0 |
T1 |
5012 |
4931 |
0 |
0 |
T2 |
11843 |
11750 |
0 |
0 |
T3 |
9342 |
9204 |
0 |
0 |
T12 |
17920 |
17826 |
0 |
0 |
T13 |
25569 |
25047 |
0 |
0 |
T14 |
14310 |
14232 |
0 |
0 |
T15 |
7323 |
7235 |
0 |
0 |
T16 |
10738 |
10667 |
0 |
0 |
T17 |
4774 |
4717 |
0 |
0 |
T18 |
14421 |
14337 |
0 |
0 |