Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
888 |
888 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27461226 |
27313353 |
0 |
0 |
| T1 |
5012 |
4931 |
0 |
0 |
| T2 |
11843 |
11750 |
0 |
0 |
| T3 |
9342 |
9204 |
0 |
0 |
| T12 |
17920 |
17826 |
0 |
0 |
| T13 |
25569 |
25047 |
0 |
0 |
| T14 |
14310 |
14232 |
0 |
0 |
| T15 |
7323 |
7235 |
0 |
0 |
| T16 |
10738 |
10667 |
0 |
0 |
| T17 |
4774 |
4717 |
0 |
0 |
| T18 |
14421 |
14337 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27461226 |
27306615 |
0 |
2664 |
| T1 |
5012 |
4928 |
0 |
3 |
| T2 |
11843 |
11732 |
0 |
3 |
| T3 |
9342 |
9198 |
0 |
3 |
| T12 |
17920 |
17823 |
0 |
3 |
| T13 |
25569 |
25026 |
0 |
3 |
| T14 |
14310 |
14229 |
0 |
3 |
| T15 |
7323 |
7232 |
0 |
3 |
| T16 |
10738 |
10664 |
0 |
3 |
| T17 |
4774 |
4714 |
0 |
3 |
| T18 |
14421 |
14334 |
0 |
3 |