Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26725183 |
26563057 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26725183 |
26563057 |
0 |
0 |
T1 |
13404 |
13236 |
0 |
0 |
T2 |
2403 |
2337 |
0 |
0 |
T3 |
4755 |
4596 |
0 |
0 |
T4 |
27787 |
27690 |
0 |
0 |
T14 |
247326 |
247270 |
0 |
0 |
T15 |
7410 |
7340 |
0 |
0 |
T16 |
3445 |
3331 |
0 |
0 |
T17 |
5699 |
5624 |
0 |
0 |
T18 |
8910 |
8813 |
0 |
0 |
T19 |
14197 |
14078 |
0 |
0 |