Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
856 |
856 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26725183 |
26563057 |
0 |
0 |
| T1 |
13404 |
13236 |
0 |
0 |
| T2 |
2403 |
2337 |
0 |
0 |
| T3 |
4755 |
4596 |
0 |
0 |
| T4 |
27787 |
27690 |
0 |
0 |
| T14 |
247326 |
247270 |
0 |
0 |
| T15 |
7410 |
7340 |
0 |
0 |
| T16 |
3445 |
3331 |
0 |
0 |
| T17 |
5699 |
5624 |
0 |
0 |
| T18 |
8910 |
8813 |
0 |
0 |
| T19 |
14197 |
14078 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26725183 |
26556433 |
0 |
2568 |
| T1 |
13404 |
13230 |
0 |
3 |
| T2 |
2403 |
2334 |
0 |
3 |
| T3 |
4755 |
4590 |
0 |
3 |
| T4 |
27787 |
27687 |
0 |
3 |
| T14 |
247326 |
247267 |
0 |
3 |
| T15 |
7410 |
7337 |
0 |
3 |
| T16 |
3445 |
3325 |
0 |
3 |
| T17 |
5699 |
5621 |
0 |
3 |
| T18 |
8910 |
8810 |
0 |
3 |
| T19 |
14197 |
14072 |
0 |
3 |