Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
25226702 |
25072058 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25226702 |
25072058 |
0 |
0 |
T1 |
24708 |
24640 |
0 |
0 |
T2 |
2047 |
1956 |
0 |
0 |
T3 |
10069 |
9944 |
0 |
0 |
T7 |
2465 |
2330 |
0 |
0 |
T10 |
12574 |
12485 |
0 |
0 |
T11 |
17386 |
17288 |
0 |
0 |
T12 |
537481 |
537177 |
0 |
0 |
T13 |
5219 |
5167 |
0 |
0 |
T14 |
3316 |
3245 |
0 |
0 |
T15 |
30989 |
30896 |
0 |
0 |