Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
862 |
862 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25226702 |
25072058 |
0 |
0 |
| T1 |
24708 |
24640 |
0 |
0 |
| T2 |
2047 |
1956 |
0 |
0 |
| T3 |
10069 |
9944 |
0 |
0 |
| T7 |
2465 |
2330 |
0 |
0 |
| T10 |
12574 |
12485 |
0 |
0 |
| T11 |
17386 |
17288 |
0 |
0 |
| T12 |
537481 |
537177 |
0 |
0 |
| T13 |
5219 |
5167 |
0 |
0 |
| T14 |
3316 |
3245 |
0 |
0 |
| T15 |
30989 |
30896 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25226702 |
25065581 |
0 |
2586 |
| T1 |
24708 |
24637 |
0 |
3 |
| T2 |
2047 |
1953 |
0 |
3 |
| T3 |
10069 |
9938 |
0 |
3 |
| T7 |
2465 |
2324 |
0 |
3 |
| T10 |
12574 |
12482 |
0 |
3 |
| T11 |
17386 |
17285 |
0 |
3 |
| T12 |
537481 |
537165 |
0 |
3 |
| T13 |
5219 |
5164 |
0 |
3 |
| T14 |
3316 |
3242 |
0 |
3 |
| T15 |
30989 |
30893 |
0 |
3 |