Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
31642429 |
31474494 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31642429 |
31474494 |
0 |
0 |
T1 |
6243 |
6153 |
0 |
0 |
T2 |
15321 |
15252 |
0 |
0 |
T3 |
47334 |
47255 |
0 |
0 |
T7 |
101294 |
101128 |
0 |
0 |
T12 |
14661 |
14208 |
0 |
0 |
T13 |
4505 |
4414 |
0 |
0 |
T14 |
21940 |
21852 |
0 |
0 |
T15 |
18096 |
18019 |
0 |
0 |
T16 |
5182 |
5088 |
0 |
0 |
T17 |
5227 |
5127 |
0 |
0 |