Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
882 |
882 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
31642429 |
31474494 |
0 |
0 |
| T1 |
6243 |
6153 |
0 |
0 |
| T2 |
15321 |
15252 |
0 |
0 |
| T3 |
47334 |
47255 |
0 |
0 |
| T7 |
101294 |
101128 |
0 |
0 |
| T12 |
14661 |
14208 |
0 |
0 |
| T13 |
4505 |
4414 |
0 |
0 |
| T14 |
21940 |
21852 |
0 |
0 |
| T15 |
18096 |
18019 |
0 |
0 |
| T16 |
5182 |
5088 |
0 |
0 |
| T17 |
5227 |
5127 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
31642429 |
31467204 |
0 |
2646 |
| T1 |
6243 |
6150 |
0 |
3 |
| T2 |
15321 |
15249 |
0 |
3 |
| T3 |
47334 |
47252 |
0 |
3 |
| T7 |
101294 |
101122 |
0 |
3 |
| T12 |
14661 |
14187 |
0 |
3 |
| T13 |
4505 |
4411 |
0 |
3 |
| T14 |
21940 |
21849 |
0 |
3 |
| T15 |
18096 |
18016 |
0 |
3 |
| T16 |
5182 |
5085 |
0 |
3 |
| T17 |
5227 |
5124 |
0 |
3 |