Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
867 |
867 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24934641 |
24766542 |
0 |
0 |
| T1 |
4725 |
4555 |
0 |
0 |
| T2 |
25284 |
25121 |
0 |
0 |
| T3 |
3664 |
3610 |
0 |
0 |
| T4 |
5423 |
5364 |
0 |
0 |
| T13 |
13186 |
13096 |
0 |
0 |
| T14 |
31194 |
31024 |
0 |
0 |
| T15 |
21663 |
21576 |
0 |
0 |
| T16 |
1228 |
1140 |
0 |
0 |
| T17 |
3681 |
3605 |
0 |
0 |
| T18 |
24255 |
23584 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24934641 |
24759414 |
0 |
2601 |
| T1 |
4725 |
4549 |
0 |
3 |
| T2 |
25284 |
25115 |
0 |
3 |
| T3 |
3664 |
3607 |
0 |
3 |
| T4 |
5423 |
5361 |
0 |
3 |
| T13 |
13186 |
13093 |
0 |
3 |
| T14 |
31194 |
31018 |
0 |
3 |
| T15 |
21663 |
21573 |
0 |
3 |
| T16 |
1228 |
1137 |
0 |
3 |
| T17 |
3681 |
3602 |
0 |
3 |
| T18 |
24255 |
23560 |
0 |
3 |